位置:SN74V293PZAEP.A > SN74V293PZAEP.A詳情
SN74V293PZAEP.A中文資料
SN74V293PZAEP.A數(shù)據(jù)手冊規(guī)格書PDF詳情
Controlled Baseline
– One Assembly/Test Site, One Fabrication
Site
Extended Temperature Performance of
–55°C to 125°C
Enhanced Diminishing Manufacturing
Sources (DMS) Support
Enhanced Product-Change Notification
Qualification Pedigree?
Choice of Memory Organizations
– SN74V263 – 8192 × 18/16384 × 9
– SN74V273 – 16384 × 18/32768 × 9
– SN74V283 – 32768 × 18/65536 × 9
– SN74V293 – 65536 × 18/131072 × 9
133-MHz Operation
7.5-ns Read/Write Cycle Time
User-Selectable Input and Output Port Bus
Sizing
– ×9 in to ×9 out
– ×9 in to ×18 out
– ×18 in to ×9 out
– ×18 in to ×18 out
Big-Endian/Little-Endian User-Selectable
Byte Representation
5-V-Tolerant Inputs
Fixed, Low First-Word Latency
Zero-Latency Retransmit
Master Reset Clears Entire FIFO
Partial Reset Clears Data, but Retains
Programmable Settings
Empty, Full, and Half-Full Flags Signal FIFO
Status
Programmable Almost-Empty and
Almost-Full Flags; Each Flag Can Default to
One of Eight Preselected Offsets
Selectable Synchronous/Asynchronous
Timing Modes for Almost-Empty and
Almost-Full Flags
Program Programmable Flags by Either
Serial or Parallel Means
Select Standard Timing (Using EF and FF
Flags) or First-Word Fall-Through (FWFT)
Timing (Using OR and IR Flags)
Output Enable Puts Data Outputs in
High-Impedance State
Easily Expandable in Depth and Width
Independent Read and Write Clocks Permit
Reading and Writing Simultaneously
High-Performance Submicron CMOS
Technology
Glueless Interface With ’C6x DSPs
Available in 80-Pin Thin Quad Flat Pack
(TQFP) Package
description/ordering information
The SN74V263, SN74V273, SN74V283, and SN74V293 are exceptionally deep, high-speed, CMOS first-in
first-out (FIFO) memories with clocked read and write controls and a flexible bus-matching ×9/×18 data flow.
There is flexible ×9/×18 bus matching on both read and write ports.
The period required by the retransmit operation is fixed and short.
The first-word data-latency period, from the time the first word is written to an empty FIFO to the time it can be
read, is fixed and short.
These FIFOs are particularly appropriate for network, video, telecommunications, data communications, and
other applications that need to buffer large amounts of data and match buses of unequal sizes.
Each FIFO has a data input port (Dn) and a data output port (Qn), both of which can assume either an 18-bit
or 9-bit width, as determined by the state of external control pins’ input width (IW) and output width (OW) during
the master-reset cycle.
The input port is controlled by write-clock (WCLK) and write-enable (WEN) inputs. Data is written into the FIFO
on every rising edge of WCLK when WEN is asserted. The output port is controlled by read-clock (RCLK) and
read-enable (REN) inputs. Data is read from the FIFO on every rising edge of RCLK when REN is asserted.
An output-enable (OE) input is provided for 3-state control of the outputs.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
22+ |
128LQFP (14x20) |
9000 |
原廠渠道,現(xiàn)貨配單 |
|||
TI |
23+ |
128LQFP (14x20) |
8000 |
只做原裝現(xiàn)貨 |
|||
TI |
QFP128 |
432 |
正品原裝--自家現(xiàn)貨-實單可談 |
||||
TexasInstruments |
18+ |
IC1024X36FIFOMEMORY128LQ |
6800 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
|||
Texas Instruments |
21+ |
128-LQFP |
72 |
100%進口原裝!長期供應!絕對優(yōu)勢價格(誠信經(jīng)營) |
|||
Texas Instruments |
24+ |
128-LQFP(14x20) |
53200 |
一級代理/放心采購 |
|||
TI |
20+ |
QFP-128 |
1001 |
就找我吧!--邀您體驗愉快問購元件! |
|||
Texas Instruments(德州儀器) |
24+ |
128-LQFP |
690000 |
代理渠道/支持實單/只做原裝 |
|||
Rochester |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術支持 |
|||
TI/德州儀器 |
23+ |
QFP128 |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
SN74V293PZAEP.A 資料下載更多...
SN74V293PZAEP.A 芯片相關型號
- 48V-2RHG-K
- 48V-2RHG-L
- 48V-2RHG-R
- 48V-2RHH-K
- 48V-2RHH-L
- 48V-2RHH-R
- 48V-2RHZ-K
- 48V-2RHZ-L
- 48V-2RHZ-R
- 5KP13CA
- SMBJ36A
- SN74V293PZAEP
- SN75LVDS83DGG
- SN75LVDS83DGG.B
- TAS5186ADDV
- TAS5186ADDV.A
- TAS5186ADDVR
- TAS5186ADDVR.A
- UPA1A471MPD
- UPA1A472MHD
- UPA1A472MHD6
- UPA1A561MPD
- UPA1A562MHD
- UPA1A682MHD
- UPA1A821MPD
- UPA1A821MPD6
- UPA1A822MHD
- UPA1A822MHD6
- V62/03639-04XE
- V62SLASH03639-04XE
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104