国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74ABT16823DGGR.B > SN74ABT16823DGGR.B詳情

SN74ABT16823DGGR.B中文資料

廠家型號

SN74ABT16823DGGR.B

文件大小

781.19Kbytes

頁面數(shù)量

22

功能描述

18-BIT BUS-INTERFACE FLIP-FLOPS WITH 3-STATE OUTPUTS

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74ABT16823DGGR.B數(shù)據(jù)手冊規(guī)格書PDF詳情

Members of the Texas Instruments

WidebusE Family

State-of-the-Art EPIC-IIBE BiCMOS Design

Significantly Reduces Power Dissipation

High-Impedance State During Power Up

and Power Down

ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

Typical VOLP (Output Ground Bounce) < 1 V

at VCC = 5 V, TA = 25°C

Distributed VCC and GND Pin Configuration

Minimizes High-Speed Switching Noise

Flow-Through Architecture Optimizes

PCB Layout

High-Drive Outputs (–32-mA IOH,

64-mA IOL)

Package Options Include Plastic 300-mil

Shrink Small-Outline (DL), Thin Shrink

Small-Outline (DGG) Packages and 380-mil

Fine-Pitch Ceramic Flat (WD) Package

Using 25-mil Center-to-Center Spacings

description

These 18-bit flip-flops feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. They are

particularly suitable for implementing wider buffer

registers, I/O ports, bidirectional bus drivers with

parity, and working registers.

The ’ABT16823 can be used as two 9-bit flip-flops

or one 18-bit flip-flop. With the clock-enable

(CLKEN) input low, the D-type flip-flops enter data

on the low-to-high transitions of the clock. Taking

CLKEN high disables the clock buffer, latching the

outputs. Taking the clear (CLR) input low causes

the Q outputs to go low independently of the clock.

A buffered output-enable (OE) input can be used to place the nine outputs in either a normal logic state (high

or low logic level) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive

the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines

without need for interface or pullup components.

OE does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered

while the outputs are in the high-impedance state.

更新時間:2025-9-20 10:01:00
供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI
16+
TSSOP-56
8000
原裝現(xiàn)貨請來電咨詢
TI
24+
TSSOP-56
90000
一級代理商進口原裝現(xiàn)貨、假一罰十價格合理
TI
23+
TSSOP-56
21750
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢
TI
24+
SSOP
7860
原裝現(xiàn)貨假一罰十
原裝TI
20+
TVSOP-56P
2960
誠信交易大量庫存現(xiàn)貨
Texas Instruments
24+
56-TFSOP(0.173
56300
TI
20+
IC
3854
就找我吧!--邀您體驗愉快問購元件!
TI/德州儀器
24+
TVSOP-56
9600
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單!
TI/德州儀器
23+
TVSOP-56P
50000
全新原裝正品現(xiàn)貨,支持訂貨
TI
22+
56TFSOP
9000
原廠渠道,現(xiàn)貨配單