位置:PM7366-PI > PM7366-PI詳情
PM7366-PI中文資料
PM7366-PI數(shù)據(jù)手冊規(guī)格書PDF詳情
DESCRIPTION
The PM7366 FREEDM-8 Frame Engine and Datalink Manager device is a monolithic integrated circuit that implements HDLC processing, and PCI Bus memory management functions for a maximum of 128 bi-directional channels.
FEATURES
? Single-chip Peripheral Component Interconnect (PCI) Bus multi-channel HDLC controller.
? Supports up to 128 bi-directional HDLC channels assigned to a maximum of 8 channelised T1 or E1 links. The number of time-slots assigned to an HDLC channel is programmable from 1 to 24 (for T1) and from 1 to 31 (for E1).
? Supports up to 8 bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link; subject to a maximum aggregate link clock rate of 64 MHz in each direction. Channels assigned to links 0 to 2 can have a clock rate of up 52 MHz when SYSCLK is at 33 MHz. Channels assigned to links 3 to 7 can have a clock rate of up to 10 MHz.
? Supports up to two bi-directional HDLC Channels each assigned to an unchannelised arbitrary rate link of up to 52 MHz when SYSCLK is at 33 MHz.
? Supports a mix of up to 8 channelised and unchannelised links; subject to the constraint of a maximum of 128 channels and a maximum aggregate link clock rate of 64 MHz in each direction.
? For each channel, the HDLC receiver performs flag sequence detection, bit de-stuffing, and frame check sequence validation. The receiver supports the validation of both CRC-CCITT and CRC-32 frame check sequences. The receiver also checks for packet abort sequences, octet aligned packet length and for minimum and maximum packet length.
? Alternatively, for each channel, the receiver supports a transparent mode where each octet is transferred transparently to host memory. For channelised links, the octets are aligned with the receive time-slots.
? For each channel, time-slots are selectable to be in 56 kbits/s format or 64 kbits/s clear channel format.
? For each channel, the HDLC transmitter performs flag sequence generation, bit stuffing, and, optionally, frame check sequence generation. The transmitter supports the generation of both CRC-CCITT and CRC-32 frame check sequences. The transmitter also aborts packets under the direction of the host or automatically when the channel underflows.
? Supports two levels of non-preemptive packet priority on each transmit channel. Low priority packets will not begin transmission until all high priority packets are transmitted.
? Alternatively, for each channel, the transmitter supports a transparent mode where each octet is inserted transparently from host memory. For channelised links, the octets are aligned with the transmit time-slots.
? Directly supports a 32-bit, 33 MHz PCI 2.1 interface for configuration, monitoring and transfer of packet data, with an on-chip DMA controller with scatter/gather capabilities.
? Provides 8 kbytes of on-chip memory for partial packet buffering in each direction. This memory can be configured to support a variety of different channel configurations from a single channel with 8 kbytes of buffering to 128 channels, each with a minimum of 48 bytes of buffering.
? Supports PCI burst sizes of up to 128 bytes for transfers of packet data.
? Pin compatible with PM7364 (FREEDM-32) device.
? Provides a standard 5 signal P1149.1 JTAG test port for boundary scan board test purposes.
? Supports 3.3 and 5 Volt PCI signaling environments.
? Low power CMOS technology.
? 256 pin enhanced ball grid array (SBGA) or 272 pin plastic ball grid array (PBGA) packages (27 mm X 27 mm).
APPLICATIONS
? IETF PPP interfaces for routers
? Frame Relay interfaces for ATM or Frame Relay switches and multiplexors
? FUNI or Frame Relay service inter-working interfaces for ATM switches and multiplexors.
? D-channel processing in ISDN terminals and switches.
? Internet/Intranet access equipment.
? Packet-based DSLAM equipment.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PMC |
2020+ |
BGA |
18600 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
|||
PMC |
24+ |
BGA |
5 |
只做原廠渠道 可追溯貨源 |
|||
PMC |
2016+ |
BGA |
4558 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
|||
PMC |
25+ |
BGA |
2317 |
品牌專業(yè)分銷商,可以零售 |
|||
PMC |
16+ |
BGA |
815 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢! |
|||
PMC |
24+ |
BGA |
6868 |
原裝現(xiàn)貨,可開13%稅票 |
|||
PMC |
24+ |
BGA |
3 |
||||
PMC |
16+ |
NA |
8800 |
原裝現(xiàn)貨,貨真價(jià)優(yōu) |
|||
PMC |
00+ |
QFP |
17 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
|||
PMC |
22+ |
BGA |
2000 |
原裝正品現(xiàn)貨 |
PM7366-PI 資料下載更多...
PM7366-PI 芯片相關(guān)型號
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
PMC-Sierra, Inc
PMC-Sierra, Inc. 是一家專注于網(wǎng)絡(luò)和存儲半導(dǎo)體解決方案的公司,成立于1986年,總部位于美國加利福尼亞州。該公司致力于為數(shù)據(jù)中心、企業(yè)網(wǎng)絡(luò)和電信市場提供高性能的集成電路和相關(guān)技術(shù)。PMC-Sierra 的產(chǎn)品線包括網(wǎng)絡(luò)處理器、存儲控制器和光纖通道解決方案,廣泛應(yīng)用于服務(wù)器、路由器和交換機(jī)等設(shè)備中。憑借其在技術(shù)創(chuàng)新和設(shè)計(jì)方面的領(lǐng)先地位,PMC-Sierra 致力于幫助客戶提高數(shù)據(jù)傳輸速度和系統(tǒng)性能。2016年,公司被 Broadcom Inc. 收購,進(jìn)一步增強(qiáng)了其在半導(dǎo)體行業(yè)的競爭力。