国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN75LVDS82DGGR.B > SN75LVDS82DGGR.B詳情

SN75LVDS82DGGR.B中文資料

廠家型號

SN75LVDS82DGGR.B

文件大小

1016.04Kbytes

頁面數(shù)量

29

功能描述

SN75LVDS82 FlatLink? Receiver

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN75LVDS82DGGR.B數(shù)據(jù)手冊規(guī)格書PDF詳情

1 Features

1? 4:28 Data Channel Expansion at up to

1904 Mbps Throughput

? Suited for SVGA, XGA, or SXGA Display

Data Transmission From Controller to

Display With Very Low EMI

? Four Data Channels and Clock Low-Voltage

Differential Channels In and 28 Data and

Clock Low-Voltage TTL Channels Out

? Operates From a Single 3.3-V Supply With

250 mW (Typical)

? 5-V Tolerant SHTDN Input

? Falling Clock-Edge-Triggered Outputs

? Packaged in Thin Shrink Small-Outline

Package (TSSOP) With 20-Mil Terminal Pitch

? Consumes Less Than 1 mW When Disabled

? Pixel Clock Frequency Range of 31 MHz to

68 MHz

? No External Components Required for PLL

? Inputs Meet or Exceed the Requirements of

ANSI EIA/TIA-644 Standard

2 Applications

? Printers

? Appliances With an LCD

? Digital Cameras

? Laptop and PC Displays Industrial PC, Laptop,

and other Factory Automation Displays Patient

Monitor and Medical Equipment Displays

Projectors Weight Scales

3 Description

The SN75LVDS82 FlatLink? receiver contains four

serial-in, 7-bit parallel-out shift registers, a 7× clock

synthesizer, and five low-voltage differential signaling

(LVDS) line receivers in a single integrated circuit.

These functions allow receipt of synchronous data

from a compatible transmitter, such as the

SN75LVDS83B, over five balanced-pair conductors,

and expansion to 28 bits of single-ended low-voltage

TTL (LVTTL) synchronous data at a lower transfer

rate. The SN75LVDS82 can also be used with the

SN75LVDS84 for 21-bit transfers.

When receiving, the high-speed LVDS data is

received and loaded into registers at the rate of

seven times (7×) the LVDS input clock (CLKIN). The

data is then unloaded to a 28-bit-wide LVTTL parallel

bus at the CLKIN rate. A phase-locked loop (PLL)

clock synthesizer circuit generates a 7× clock for

internal clocking and an output clock for the

expanded data. The SN75LVDS82 presents valid

data on the falling edge of the output clock

(CLKOUT).

The SN75LVDS82 requires only five line-termination

resistors for the differential inputs and little or no

control. The data bus appears the same at the input

to the transmitter and output of the receiver with the

data transmission transparent to the user.

更新時間:2025-9-22 9:01:00
供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI/TEXAS
23+
原廠封裝
8931
TI
TSSOP-56
3200
原裝長期供貨!
TI
2016+
TSSOP
6000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
TexasInstruments
18+
ICFLATLINK(TM)RCVR56-TSS
6800
公司原裝現(xiàn)貨/歡迎來電咨詢!
高價收購
19+
NA
32000
原裝正品,現(xiàn)貨特價
Texas Instruments
24+
56-TSSOP
65200
一級代理/放心采購
TI(德州儀器)
2447
TSSOP-56
315000
2000個/圓盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,
TI
20+
SSOP-56
2000
就找我吧!--邀您體驗愉快問購元件!
TI(德州儀器)
2021+
TSSOP-56
499
TI/德州儀器
23+
TSSOP-56
3000
原裝正品假一罰百!可開增票!