位置:SN75LVDS82DGGR.B > SN75LVDS82DGGR.B詳情
SN75LVDS82DGGR.B中文資料
SN75LVDS82DGGR.B數(shù)據(jù)手冊規(guī)格書PDF詳情
1 Features
1? 4:28 Data Channel Expansion at up to
1904 Mbps Throughput
? Suited for SVGA, XGA, or SXGA Display
Data Transmission From Controller to
Display With Very Low EMI
? Four Data Channels and Clock Low-Voltage
Differential Channels In and 28 Data and
Clock Low-Voltage TTL Channels Out
? Operates From a Single 3.3-V Supply With
250 mW (Typical)
? 5-V Tolerant SHTDN Input
? Falling Clock-Edge-Triggered Outputs
? Packaged in Thin Shrink Small-Outline
Package (TSSOP) With 20-Mil Terminal Pitch
? Consumes Less Than 1 mW When Disabled
? Pixel Clock Frequency Range of 31 MHz to
68 MHz
? No External Components Required for PLL
? Inputs Meet or Exceed the Requirements of
ANSI EIA/TIA-644 Standard
2 Applications
? Printers
? Appliances With an LCD
? Digital Cameras
? Laptop and PC Displays Industrial PC, Laptop,
and other Factory Automation Displays Patient
Monitor and Medical Equipment Displays
Projectors Weight Scales
3 Description
The SN75LVDS82 FlatLink? receiver contains four
serial-in, 7-bit parallel-out shift registers, a 7× clock
synthesizer, and five low-voltage differential signaling
(LVDS) line receivers in a single integrated circuit.
These functions allow receipt of synchronous data
from a compatible transmitter, such as the
SN75LVDS83B, over five balanced-pair conductors,
and expansion to 28 bits of single-ended low-voltage
TTL (LVTTL) synchronous data at a lower transfer
rate. The SN75LVDS82 can also be used with the
SN75LVDS84 for 21-bit transfers.
When receiving, the high-speed LVDS data is
received and loaded into registers at the rate of
seven times (7×) the LVDS input clock (CLKIN). The
data is then unloaded to a 28-bit-wide LVTTL parallel
bus at the CLKIN rate. A phase-locked loop (PLL)
clock synthesizer circuit generates a 7× clock for
internal clocking and an output clock for the
expanded data. The SN75LVDS82 presents valid
data on the falling edge of the output clock
(CLKOUT).
The SN75LVDS82 requires only five line-termination
resistors for the differential inputs and little or no
control. The data bus appears the same at the input
to the transmitter and output of the receiver with the
data transmission transparent to the user.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/TEXAS |
23+ |
原廠封裝 |
8931 |
||||
TI |
TSSOP-56 |
3200 |
原裝長期供貨! |
||||
TI |
2016+ |
TSSOP |
6000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
|||
TexasInstruments |
18+ |
ICFLATLINK(TM)RCVR56-TSS |
6800 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
|||
高價收購 |
19+ |
NA |
32000 |
原裝正品,現(xiàn)貨特價 |
|||
Texas Instruments |
24+ |
56-TSSOP |
65200 |
一級代理/放心采購 |
|||
TI(德州儀器) |
2447 |
TSSOP-56 |
315000 |
2000個/圓盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨, |
|||
TI |
20+ |
SSOP-56 |
2000 |
就找我吧!--邀您體驗愉快問購元件! |
|||
TI(德州儀器) |
2021+ |
TSSOP-56 |
499 |
||||
TI/德州儀器 |
23+ |
TSSOP-56 |
3000 |
原裝正品假一罰百!可開增票! |
SN75LVDS82DGGR.B 資料下載更多...
SN75LVDS82DGGR.B 芯片相關型號
- 0402X0R5A
- 0402X0R5B
- 0603B104A
- 0603B104B
- 0603B104C
- 0603B104D
- 0603B104F
- 0603B104G
- 0603B104J
- 0603B104K
- 0603B104M
- DTC-RSLASHS-F
- DTC-RSLASHS-M
- DTS24F25-19JN
- DTS24F25-19PA-LC
- DTS24F25-19PB
- DTS24F25-19PB-LC
- DTS24F25-19PN-LC
- DTS24F25-19SA
- OPA695
- SN74LVC2G125-Q1
- SN75LVDS82DGG
- SN75LVDS82DGG.B
- SN75LVDS82DGGR
- USBFTVC2G
- USBFTVC2N
- USBFTVC6G
- USBFTVC6N
- USBFTVC7G
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104