国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74V263-6PZA.A > SN74V263-6PZA.A詳情

SN74V263-6PZA.A中文資料

廠家型號(hào)

SN74V263-6PZA.A

文件大小

961.18Kbytes

頁(yè)面數(shù)量

54頁(yè)

功能描述

8192 × 18, 16384 × 18, 32768 × 18, 65536 × 18 3.3-V CMOS FIRST-IN, FIRST-OUT MEMORIES

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74V263-6PZA.A數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情

Choice of Memory Organizations

– SN74V263 – 8192 × 18/16384 × 9

– SN74V273 – 16384 × 18/32768 × 9

– SN74V283 – 32768 × 18/65536 × 9

– SN74V293 – 65536 × 18/131072 × 9

166-MHz Operation

6-ns Read/Write Cycle Time

User-Selectable Input and Output Port Bus

Sizing

– ×9 in to ×9 out

– ×9 in to ×18 out

– ×18 in to ×9 out

– ×18 in to ×18 out

Big-Endian/Little-Endian User-Selectable

Byte Representation

5-V-Tolerant Inputs

Fixed, Low First-Word Latency

Zero-Latency Retransmit

Master Reset Clears Entire FIFO

Partial Reset Clears Data, but Retains

Programmable Settings

Empty, Full, and Half-Full Flags Signal FIFO

Status

Programmable Almost-Empty and

Almost-Full Flags; Each Flag Can Default to

One of Eight Preselected Offsets

Selectable Synchronous/Asynchronous

Timing Modes for Almost-Empty and

Almost-Full Flags

Program Programmable Flags by Either

Serial or Parallel Means

Select Standard Timing (Using EF and FF

Flags) or First-Word Fall-Through (FWFT)

Timing (Using OR and IR Flags)

Output Enable Puts Data Outputs in

High-Impedance State

Easily Expandable in Depth and Width

Independent Read and Write Clocks Permit

Reading and Writing Simultaneously

High-Performance Submicron CMOS

Technology

Glueless Interface With ’C6x DSPs

Available in 80-Pin Thin Quad Flat Pack

(TQFP) and 100-Pin Ball Grid Array (BGA)

Packages

description

The SN74V263, SN74V273, SN74V283, and SN74V293 are exceptionally deep, high-speed, CMOS first-in

first-out (FIFO) memories with clocked read and write controls and a flexible bus-matching ×9/×18 data flow.

There is flexible ×9/×18 bus matching on both read and write ports.

The period required by the retransmit operation is fixed and short.

The first-word data-latency period, from the time the first word is written to an empty FIFO to the time it can be

read, is fixed and short.

These FIFOs are particularly appropriate for network, video, telecommunications, data communications, and

other applications that need to buffer large amounts of data and match buses of unequal sizes.

Each FIFO has a data input port (Dn) and a data output port (Qn), both of which can assume either an 18-bit

or 9-bit width, as determined by the state of external control pins’ input width (IW) and output width (OW) during

the master-reset cycle.

The input port is controlled by write-clock (WCLK) and write-enable (WEN) inputs. Data is written into the FIFO

on every rising edge of WCLK when WEN is asserted. The output port is controlled by read-clock (RCLK) and

read-enable (REN) inputs. Data is read from the FIFO on every rising edge of RCLK when REN is asserted.

An output-enable (OE) input is provided for 3-state control of the outputs.

更新時(shí)間:2025-9-21 10:30:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI
22+
100BGA MICROSTAR (10.1x10.1)
9000
原廠渠道,現(xiàn)貨配單
TI
23+
100BGA MICROSTAR (10.1x10.1)
8000
只做原裝現(xiàn)貨
TI
23+
64TQFP
5000
原裝正品,假一罰十
TexasInstruments
18+
ICSYNCFIFO8KX18100BGA
6800
公司原裝現(xiàn)貨/歡迎來(lái)電咨詢(xún)!
Texas Instruments
24+
100-BGA MICROSTAR(10.1x10.1)
53200
一級(jí)代理/放心采購(gòu)
TI
20+
BGA-100
1001
就找我吧!--邀您體驗(yàn)愉快問(wèn)購(gòu)元件!
TI/BB
2023+
5800
進(jìn)口原裝,現(xiàn)貨熱賣(mài)
TI/BB
2023+
3000
進(jìn)口原裝現(xiàn)貨
Texas Instruments(德州儀器)
24+
690000
代理渠道/支持實(shí)單/只做原裝
TI
20+
NA
53650
TI原裝主營(yíng)-可開(kāi)原型號(hào)增稅票