位置:SN74V245-15PAGG4.A > SN74V245-15PAGG4.A詳情
SN74V245-15PAGG4.A中文資料
SN74V245-15PAGG4.A數(shù)據(jù)手冊規(guī)格書PDF詳情
512 × 18-Bit Organization Array (SN74V215)
1024 × 18-Bit Organization Array
SN74V225)
2048 × 18-Bit Organization Array
SN74V235)
4096 × 18-Bit Organization Array
SN74V245)
7.5-ns Read/Write Cycle Time
3.3-V VCC, 5-V Input Tolerant
First-Word or Standard Fall-Through
Timing
Single or Double Register-Buffered Empty
and Full Flags
Easily Expandable in Depth and Width
Asynchronous or Coincident Read and
Write Clocks
Asynchronous or Synchronous
Programmable Almost-Empty and
Almost-Full Flags With Default Settings
Half-Full Flag Capability
Output Enable Puts Output Data Bus in
High-Impedance State
High-Performance Submicron CMOS
Technology
Packaged in 64-Pin Thin Quad Flat Package
DSP and Microprocessor Interface Control
Logic
Provide a DSP Glueless Interface to Texas
Instruments TMS320? DSPs
description
The SN74V215, SN74V225, SN74V235, and SN74V245 are very high-speed, low-power CMOS clocked first-in
first-out (FIFO) memories. They support clock frequencies up to 133 MHz and have read-access times as fast
as 5 ns. These DSP-Sync? FIFO memories feature read and write controls for use in applications such as
DSP-to-processor communication, DSP-to-analog front end (AFE) buffering, network, video, and data
communications.
These are synchronous FIFOs, which means each port employs a synchronous interface. All data transfers
through a port are gated to the low-to-high transition of a continuous (free-running) port clock by enable signals.
The continuous clocks for each port are independent of one another and can be asynchronous or coincident.
The enables for each port are arranged to provide a simple interface between DSPs, microprocessors, and/or
buses controlled by a synchronous interface. An output-enable (OE) input controls the 3-state output.
The synchronous FIFOs have two fixed flags, empty flag/output ready (EF/OR) and full flag/input ready (FF/IR),
and two programmable flags, almost-empty (PAE) and almost-full (PAF). The offset loading of the
programmable flags is controlled by a simple state machine, and is initiated by asserting the load pin (LD). A
half-full flag (HF) is available when the FIFO is used in a single-device configuration.
Two timing modes of operation are possible with these devices: first-word fall-through (FWFT) mode and
standard mode.
In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three
transitions of the RCLK signal. A read enable (REN) does not have to be asserted for accessing the first word.
In standard mode, the first word written to an empty FIFO does not appear on the data output lines unless a
specific read operation is performed. A read operation, which consists of activating REN and enabling a rising
RCLK edge, shifts the word from internal memory to the data output lines.
These devices are depth expandable, using a daisy-chain technique or FWFT mode. The XI and XO pins are
used to expand the FIFOs. In depth-expansion configuration, first load (FL) is grounded on the first device and
set to high for all other devices in the daisy chain.
The SN74V215, SN74V225, SN74V235, and SN74V245 are characterized for operation from 0°C to 70°C.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
22+ |
64TQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
|||
TI |
23+ |
64TQFP |
8000 |
只做原裝現(xiàn)貨 |
|||
TexasInstruments |
18+ |
ICSYNCFIFOMEM4096X1864-T |
6800 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
|||
Texas Instruments |
21+ |
64-TQFP |
160 |
100%進(jìn)口原裝!長期供應(yīng)!絕對優(yōu)勢價格(誠信經(jīng)營) |
|||
Texas Instruments |
24+ |
64-TQFP(10x10) |
53200 |
一級代理/放心采購 |
|||
TI |
20+ |
QFP-64 |
160 |
就找我吧!--邀您體驗(yàn)愉快問購元件! |
|||
TI/德州儀器 |
25+ |
TQFP-64 |
8880 |
原裝認(rèn)準(zhǔn)芯澤盛世! |
|||
TI/德州儀器 |
23+ |
TQFP-64 |
2000 |
原裝正品,支持實(shí)單 |
|||
TI/德州儀器 |
25+ |
TQFP-64 |
9980 |
只做原裝 支持實(shí)單 |
|||
TI |
2023+ |
3000 |
進(jìn)口原裝現(xiàn)貨 |
SN74V245-15PAGG4.A 資料下載更多...
SN74V245-15PAGG4.A 芯片相關(guān)型號
- 896-020-556-201
- 896-020-556-202
- 896-020-556-203
- 896-020-556-204
- 896-020-556-207
- 896-020-556-208
- 896-020-556-212
- GQM22M5C2H200FB01
- GQM22M5C2H200FB01_V01
- GQM22M5C2H200GB01
- GQM22M5C2H200GB01_V01
- GQM22M5C2H200JB01
- GQM22M5C2H200JB01_V01
- LMK04110SQ
- SN74LVTH541DWR
- SN74LVTH541DWR.B
- SN74LVTH541NSR
- SN74LVTH541NSR.B
- SN74V245-10PAG
- SN74V245-10PAG.A
- SN74V245-15PAG
- SN74V245-15PAG.A
- SN74V245-20PAG
- SN74V245-20PAG.A
- SN74V245-EP
- XMC0-183-IBAA0
- XMC0-183-IBAA1
- XMC0-183-IBAC0
- XMC0-183-IBAC3
- XMC0-183-IBAC4
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104