国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74LVTH273DBR.B > SN74LVTH273DBR.B詳情

SN74LVTH273DBR.B中文資料

廠家型號

SN74LVTH273DBR.B

文件大小

909.66Kbytes

頁面數(shù)量

22

功能描述

3.3-V ABT OCTAL D-TYPE FLIP-FLOPS WITH CLEAR

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74LVTH273DBR.B數(shù)據(jù)手冊規(guī)格書PDF詳情

Support Mixed-Mode Signal Operation

(5-V Input and Output Voltages With

3.3-V VCC)

Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

Support Unregulated Battery Operation

Down To 2.7 V

Buffered Clock and Direct-Clear Inputs

Individual Data Input to Each Flip-Flop

Ioff Supports Partial-Power-Down-Mode

Operation

Bus Hold on Data Inputs Eliminates the

Need for External Pullup/Pulldown

Resistors

Latch-Up Performance Exceeds 500 mA Per

JESD 17

ESD Protection Exceeds JESD 22

? 2000-V Human-Body Model (A114-A)

? 200-V Machine Model (A115-A)

description/ordering information

These octal D-type flip-flops are designed specifically for low-voltage (3.3-V) VCC operation, but with the

capability to provide a TTL interface to a 5-V system environment.

The ’LVTH273 devices are positive-edge-triggered flip-flops with a direct-clear input. Information at the data (D)

inputs meeting the setup-time requirements is transferred to the Q outputs on the positive-going

edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the

transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the

D-input signal has no effect at the output.

更新時間:2025-9-23 10:04:00
供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
Texas Instruments
24+
20-SSOP(0.209
56300
TI
20+
IC
2000
就找我吧!--邀您體驗愉快問購元件!
TI
22+
20SSOP
9000
原廠渠道,現(xiàn)貨配單
TI
2025+
SSOP-20
16000
原裝優(yōu)勢絕對有貨
TI
24+
SSOP-2..
38
只做原裝,歡迎詢價,量大價優(yōu)
TI
24+
SOIC
6000
進口原裝正品假一賠十,貨期7-10天
TI
17+
SOIC20
9800
只做全新進口原裝,現(xiàn)貨庫存
INTERSIL
23+
MSOP
8000
全新原裝假一賠十
TI/德州儀器
23+
SOP
50000
全新原裝正品現(xiàn)貨,支持訂貨
SN74LVTH273DW
5422
5422