国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74LVTH16245ADGGR.Z > SN74LVTH16245ADGGR.Z詳情

SN74LVTH16245ADGGR.Z中文資料

廠家型號(hào)

SN74LVTH16245ADGGR.Z

文件大小

521.559Kbytes

頁(yè)面數(shù)量

20頁(yè)

功能描述

3.3-V ABT 16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74LVTH16245ADGGR.Z數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情

FEATURES

· Members of the Texas Instruments Widebus?

Family

· State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V Operation

and Low Static-Power Dissipation

· Support Mixed-Mode Signal Operation (5-V

Input and Output Voltages With 3.3-V VCC)

· Support Unregulated Battery Operation Down

to 2.7 V

DESCRIPTION/ORDERING INFORMATION

The 'LVTH16245A devices are 16-bit (dual-octal) noninverting 3-state transceivers designed for low-voltage

(3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.

The devices are designed for asynchronous communication between two data buses. The logic levels of the

direction-control (DIR) input and the output-enable (OE) input activate either the B-port outputs or the A-port

outputs or place both output ports into the high-impedance mode. The device transmits data from the A bus to

the B bus when the B-port outputs are activated, and from the B bus to the A bus when the A-port outputs are

activated. The input circuitry on both A and B ports is always active and must have a logic HIGH or LOW level

applied to prevent excess ICC and ICCZ.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown

resistors with the bus-hold circuitry is not recommended.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor;

the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry

disables the outputs, preventing damaging current backflow through the devices when they are powered down.

The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,

which prevents driver conflict.

· Typical VOLP (Output Ground Bounce) <0.8 V

at VCC = 3.3 V, TA = 25°C

· Distributed VCC and GND Pins Minimize

High-Speed Switching Noise

· Flow-Through Architecture Optimizes PCB

Layout

· Ioff and Power-Up 3-State Support Hot

Insertion

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Latch-Up Performance Exceeds 500 mA Per

JESD 17

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

更新時(shí)間:2025-9-21 15:08:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI/德州儀器
23+
TSSOP
9990
原裝正品,支持實(shí)單
TI
16+
TSSOP-48
8000
原裝現(xiàn)貨請(qǐng)來(lái)電咨詢
TI
24+
TSSOP-48
90000
一級(jí)代理商進(jìn)口原裝現(xiàn)貨、假一罰十價(jià)格合理
TEXASINSTRU
24+
原封裝
1580
原裝現(xiàn)貨假一罰十
TI
25+23+
TSSOP
24748
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
TI
18+
SSOP48
85600
保證進(jìn)口原裝可開(kāi)17%增值稅發(fā)票
TI
24+
TSSOP
20000
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??!
TI
24+
TSSOP
33620
一級(jí)代理/放心購(gòu)買
TI
23+
TSSOP
8560
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣!
MICRON
500