国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74LVT574PWR.B > SN74LVT574PWR.B詳情

SN74LVT574PWR.B中文資料

廠家型號

SN74LVT574PWR.B

文件大小

686.98Kbytes

頁面數(shù)量

18

功能描述

3.3-V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74LVT574PWR.B數(shù)據(jù)手冊規(guī)格書PDF詳情

State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V

Operation and Low Static Power

Dissipation

Support Mixed-Mode Signal Operation (5-V

Input and Output Voltages With 3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

< 0.8 V at VCC = 3.3 V, TA = 25°C

ESD Protection Exceeds 2000 V Per

MIL-STD-883C, Method 3015; Exceeds

200 V Using Machine Model

(C = 200 pF, R = 0)

Latch-Up Performance Exceeds 500 mA

Per JEDEC Standard JESD-17

Bus-Hold Data Inputs Eliminate the Need

for External Pullup Resistors

Support Live Insertion

Package Options Include Plastic

Small-Outline (DW), Shrink Small-Outline

(DB), and Thin Shrink Small-Outline (PW)

Packages, Ceramic Chip Carriers (FK),

Ceramic Flat (W) Packages, and Ceramic

(J) DIPs

description

These octal flip-flops are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to

provide a TTL interface to a 5-V system environment.

The eight flip-flops of the ′LVT574 are edge-triggered D-type flip-flops. On the positive transition of the clock

(CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high

or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive

the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus

lines without need for interface or pullup components. OE does not affect the internal operations of the flip-flops.

Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74LVT574 is available in TI’s shrink small-outline package (DB), which provides the same I/O pin count

and functionality of standard small-outline packages in less than half the printed-circuit-board area.

The SN54LVT574 is characterized for operation over the full military temperature range of ?55°C to 125°C. The

SN74LVT574 is characterized for operation from ?40°C to 85°C.

更新時間:2025-9-21 16:01:00
供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI
24+
5000
自己現(xiàn)貨
TI/德州儀器
23+
SOP
50000
全新原裝正品現(xiàn)貨,支持訂貨
TI/德州儀器
24+
NA/
2000
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
ADI
23+
SOP
8000
只做原裝現(xiàn)貨
TI9
24+
08/09+
4
原裝現(xiàn)貨假一罰十
Texas Instruments(德州儀器)
24+
-
690000
代理渠道/支持實單/只做原裝
Rochester
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術支持
TI
03+
SOP-24
163
原裝現(xiàn)貨海量庫存歡迎咨詢
TI
03+
SOP-24
6000
絕對原裝自己現(xiàn)貨
TI
SOP-24
68500
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨