位置:SN74LVC821APWT.B > SN74LVC821APWT.B詳情
SN74LVC821APWT.B中文資料
SN74LVC821APWT.B數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情
FEATURES
· Operates From 1.65 V to 3.6 V
· Inputs Accept Voltages to 5.5 V
· Max tpd of 7.3 ns at 3.3 V
· Typical VOLP (Output Ground Bounce)
<0.8 V at VCC = 3.3 V, TA = 25°C
· Typical VOHV (Output VOH Undershoot)
>2 V at VCC = 3.3 V, TA = 25°C
· Supports Mixed-Mode Signal Operation on All
Ports (5-V Input/Output Voltage With
3.3-V VCC)
· Ioff Supports Partial-Power-Down Mode
Operation
· Latch-Up Performance Exceeds 250 mA Per
JESD 17
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
DESCRIPTION/ORDERING INFORMATION
This 10-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCC operation.
The SN74LVC821A features 3-state outputs designed specifically for driving highly capacitive or relatively
low-impedance loads. This device is particularly suitable for implementing wider buffer registers, I/O ports,
bidirectional bus drivers with parity, and working registers.
The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the
device provides true data at the Q outputs.
A buffered output-enable (OE) input can be used to place the ten outputs in either a normal logic state (high or
low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the
bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines
without interface or pullup components.
OE does not affect the internal operations of the latch. Previously stored data can be retained or new data can
be entered while the outputs are in the high-impedance state.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/BB |
19+ |
面談 |
6000 |
TSSOP24 |
|||
Texas Instruments(德州儀器) |
24+ |
- |
690000 |
代理渠道/支持實(shí)單/只做原裝 |
|||
24+ |
N/A |
74000 |
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
||||
Rochester |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術(shù)支持 |
|||
TI |
24+ |
SOIC24 |
37 |
||||
TI |
25+ |
SOIC24 |
4690 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
|||
TI |
25+ |
SOIC24 |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售! |
|||
TI德州儀器 |
22+ |
24000 |
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu) |
||||
TI |
24+ |
SSOP-24 |
5632 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
|||
TI |
24+ |
SSOP |
6000 |
進(jìn)口原裝正品假一賠十,貨期7-10天 |
SN74LVC821APWT.B 資料下載更多...
SN74LVC821APWT.B 芯片相關(guān)型號(hào)
- ERJP08F2050V
- ERJP08F2051V
- ERJP08F2052V
- ERJP08F2053V
- ERJP08F20R0V
- ERJP08F20R5V
- ERJP08F2101V
- ERJP08F2102V
- ERJP08F2151V
- ERJP08F21R5V
- ERJP08F2203V
- ERJP08F2211V
- ERJP08F2212V
- ERJP08F2213V
- SN74F08NSR
- SN74F08NSR.A
- SN74F574NSR
- SN74F574NSR.A
- SN74F86NSR
- SN74LVC821ADBR
- SN74LVC821ADBR.B
- SN74LVC821ADGVR
- SN74LVC821ADGVR.B
- SN74LVC821APW
- SN74LVC821APW.B
- SN74LVC821APWR
- SN74LVC821APWR.B
- SN74LVC821APWT
- SN74LVC823APWRG4.B
- SN74LVC823APWT
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104