位置:SN74LVC652APWR.B > SN74LVC652APWR.B詳情
SN74LVC652APWR.B中文資料
SN74LVC652APWR.B數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情
FEATURES
· Operate From 1.65 V to 3.6 V
· Inputs Accept Voltages to 5.5 V
· Max t pd of 7.4 ns at 3.3 V
· Typical V OLP (Output Ground Bounce) <0.8 V
at V CC = 3.3 V, TA = 25°C
· Typical V OHV (Output VOH Undershoot) >2 V at
V CC = 3.3 V, TA = 25°C
· Support Mixed-Mode Signal Operation on All
Ports (5-V Input/Output Voltage With 3.3-V
VCC)
· Ioff Supports Partial-Power-Down Mode
Operation
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
DESCRIPTION/ORDERING INFORMATION
The SN54LVC652A octal bus transceiver and register is designed for 2.7-V to 3.6-V VCC operation, and the
SN74LVC652A octal bus transceiver and register is designed for 1.65-V to 3.6-V VCC operation.
These devices consist of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed
transmission of data directly from the data bus or from the internal storage registers.
Output-enable (OEAB and OEBA) inputs are provided to control the transceiver functions. Select-control (SAB
and SBA) inputs are provided to select whether real-time or stored data is transferred. The circuitry used for
select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between
stored and real-time data. A low input selects real-time data, and a high input selects stored data. Figure 1
illustrates the four fundamental bus-management functions that are performed with the 'LVC652A devices.
Data on the A or B data bus, or both, is stored in the internal D-type flip-flops by low-to-high transitions at the
appropriate clock (CLKAB or CLKBA) inputs, regardless of the select- or enable-control pins. When SAB and
SBA are in the real-time transfer mode, it is possible to store data without using the internal D-type flip-flops by
simultaneously enabling OEAB and OEBA. In this configuration, each output reinforces its input. When all other
data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last state.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators
in a mixed 3.3-V/5-V system environment.
These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the
outputs, preventing damaging current backflow through the device when it is powered down.
To ensure the high-impedance state during power up or power down, OEBA should be tied to VCC through a
pullup resistor and OEAB should be tied to GND through a pulldown resistor; the minimum value of the resistor is
determined by the current-sinking/current-sourcing capability of the driver.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TexasInstruments |
18+ |
ICBUSTRANSCEIVER8BIT24TS |
6800 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
|||
專營(yíng)TI |
10+ |
SOP |
308 |
普通 |
|||
TI |
24+ |
TSSOP-24 |
5 |
||||
TI/德州儀器 |
21+ |
TSSOP24 |
8000 |
全新原裝 公司現(xiàn)貨 價(jià)格優(yōu) |
|||
TI/德州儀器 |
24+ |
TSSOP24 |
1902 |
只供應(yīng)原裝正品 歡迎詢價(jià) |
|||
Texas Instruments |
24+ |
24-TSSOP |
65200 |
一級(jí)代理/放心采購(gòu) |
|||
TI |
20+ |
SSOP-24 |
750 |
就找我吧!--邀您體驗(yàn)愉快問購(gòu)元件! |
|||
TI |
22+ |
24TSSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
|||
TI(德州儀器) |
23+ |
TSSOP-24 |
9990 |
原裝正品,支持實(shí)單 |
|||
TI(德州儀器) |
24+ |
TSSOP24 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
SN74LVC652APWR.B 資料下載更多...
SN74LVC652APWR.B 芯片相關(guān)型號(hào)
- 896-042-556-201
- 896-042-556-202
- 896-042-556-203
- 896-042-556-204
- 896-042-556-207
- 896-042-556-208
- 896-042-556-212
- PAXD0000
- PAXD0100
- SN74LS243D
- SN74LS243DR
- SN74LS243DR.A
- SN74LS243N.A
- SN74LS243NE4
- SN74LS266N
- SN74LS266N.A
- SN74LVC652APW
- SN74LVC652APW.B
- SN74LVC652APWR
- SN74LVC652APWT
- SN74LVC652APWT.B
- SN74LVC827APW.B
- SN74LVC827APWR
- SN74LVC827APWR.B
- SN74LVC827APWRG4.B
- SN74LVC827APWT
- SN74LVC827APWT.B
- T6641ST
- UHE1V471MHD6
- UHE1V471MPD
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104