国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74LS173AD.A > SN74LS173AD.A詳情

SN74LS173AD.A中文資料

廠家型號(hào)

SN74LS173AD.A

文件大小

966.44Kbytes

頁面數(shù)量

19

功能描述

4-BIT D-TYPE REGISTERS WITH 3-STATE OUTPUTS

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74LS173AD.A數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情

3-State Outputs Interface Directly With

System Bus

Gated Output-Control LInes for Enabling or

Disabling the Outputs

Fully Independent Clock Virtually

Eliminates Restrictions for Operating in

One of Two Modes:

– Parallel Load

– Do Nothing (Hold)

For Application as Bus Buffer Registers

Package Options Include Plastic

Small-Outline (D) Packages, Ceramic Flat

(W) Packages, Ceramic Chip Carriers (FK),

and Standard Plastic (N) and Ceramic (J)

DIPs

description

The ’173 and ’LS173A 4-bit registers include

D-type flip-flops featuring totem-pole 3-state

outputs capable of driving highly capacitive

or relatively low-impedance loads. The

high-impedance third state and increased

high-logic-level drive provide these flip-flops with

the capability of being connected directly to and

driving the bus lines in a bus-organized system without need for interface or pull-up components. Up to 128 of

the SN74173 or SN74LS173A outputs can be connected to a common bus and still drive two Series 54/74 or

54LS/74LS TTL normalized loads, respectively. Similarly, up to 49 of the SN54173 or SN54LS173A outputs can

be connected to a common bus and drive one additional Series 54/74 or 54LS/74LS TTL normalized load,

respectively. To minimize the possibility that two outputs will attempt to take a common bus to opposite logic

levels, the output control circuitry is designed so that the average output disable times are shorter than the

average output enable times.

Gated enable inputs are provided on these devices for controlling the entry of data into the flip-flops. When both

data-enable (G1, G2) inputs are low, data at the D inputs are loaded into their respective flip-flops on the next

positive transition of the buffered clock input. Gate output-control (M, N) inputs also are provided. When both

are low, the normal logic states (high or low levels) of the four outputs are available for driving the loads or bus

lines. The outputs are disabled independently from the level of the clock by a high logic level at either

output-control input. The outputs then present a high impedance and neither load nor drive the bus line. Detailed

operation is given in the function table.

The SN54173 and SN54LS173A are characterized for operation over the full military temperature range of

–55°C to 125°C. The SN74173 and SN74LS173A are characterized for operation from 0°C to 70°C.

更新時(shí)間:2025-9-23 8:01:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
TI
23+
SOP-16
8650
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣!
Texas Instruments
24+
16-SOIC(0.154
56300
TI
20+
IC
1001
就找我吧!--邀您體驗(yàn)愉快問購元件!
TI/德州儀器
23+
SOP-16
50000
全新原裝正品現(xiàn)貨,支持訂貨
TI
22+
16SOIC
9000
原廠渠道,現(xiàn)貨配單
TI
23+
SOP-16
3200
正規(guī)渠道,只有原裝!
TI/德州儀器
24+
SOP-16
1315
只供應(yīng)原裝正品 歡迎詢價(jià)
TI
23+
SOP-16
5000
全新原裝,支持實(shí)單,非誠勿擾
TI
23+
SOP-16
3200
公司只做原裝,可來電咨詢
TI
23+
NA
20000