位置:SN74GTLPH306DW.B > SN74GTLPH306DW.B詳情
SN74GTLPH306DW.B中文資料
SN74GTLPH306DW.B數(shù)據(jù)手冊規(guī)格書PDF詳情
FEATURES
· TI-OPC? Circuitry Limits Ringing on
Unevenly Loaded Backplanes
· OEC? Circuitry Improves Signal Integrity and
Reduces Electromagnetic Interference
· Bidirectional Interface Between GTLP Signal
Levels and LVTTL Logic Levels
· LVTTL Interfaces Are 5-V Tolerant
· Medium-Drive GTLP Outputs (50 mA)
· LVTTL Outputs (–24 mA/24 mA)
· GTLP Rise and Fall Times Designed for
Optimal Data-Transfer Rate and Signal
Integrity in Distributed Loads
· Ioff and Power-Up 3-State Support Hot
Insertion
· Bus Hold on A-Port Data Inputs
· Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
DESCRIPTION/ORDERING INFORMATION
The SN74GTLPH306 is a medium-drive, 8-bit bus transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL
signal-level translation. The device provides a high-speed interface between cards operating at LVTTL logic
levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard
LVTTL or TTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input
threshold levels, improved differential input, OEC? circuitry, and TI-OPC? circuitry. Improved GTLP OEC and
TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models.
The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance
down to 19 W.
GTLP is the Texas Instruments (TI?) derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD
8-3. The ac specification of the SN74GTLPH306 is given only at the preferred higher-noise-margin GTLP, but the
user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or GTLP (VTT = 1.5 V and
VREF = 1 V) signal levels.
Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels,
but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. VREF is the B-port differential input
reference voltage.
This device is fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the device when it is powered down. The
power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
This GTLP device features TI-OPC circuitry, which actively limits overshoot caused by improperly terminated
backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal
integrity, which allows adequate noise margin to be maintained at higher frequencies.
Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or
pulldown resistors with the bus-hold circuitry is not recommended.
When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, the output-enable (OE) input should be tied to VCC
through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the
driver.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TexasInstruments |
18+ |
ICLVTTL/GTLPBUSTXRX24SOI |
6800 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
|||
Texas Instruments |
24+ |
24-SOIC |
68500 |
一級代理/放心采購 |
|||
TI |
20+ |
SOP-24 |
1741 |
就找我吧!--邀您體驗愉快問購元件! |
|||
TI(德州儀器) |
2021+ |
SOIC-24 |
499 |
||||
TI |
22+ |
24SOIC |
9000 |
原廠渠道,現(xiàn)貨配單 |
|||
TI(德州儀器) |
23+ |
SOIC-24 |
9990 |
原裝正品,支持實單 |
|||
TI(德州儀器) |
24+ |
SOP24300mil |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
|||
TI(德州儀器) |
24+ |
SOP24300mil |
2886 |
原裝現(xiàn)貨,免費供樣,技術支持,原廠對接 |
|||
TI/德州儀器 |
25+ |
SOIC-24 |
860000 |
明嘉萊只做原裝正品現(xiàn)貨 |
|||
Texas Instruments(德州儀器) |
24+ |
24-SOIC (0.295, 7.50mm Width) |
690000 |
代理渠道/支持實單/只做原裝 |
SN74GTLPH306DW.B 資料下載更多...
SN74GTLPH306DW.B 芯片相關型號
- 40.31.7.060.0000
- 40.31.7.090.0000
- 40.31.7.110.0000
- 40.31.7.125.0000
- RB158
- SN74GTL16612DGGR
- SN74GTL16612DGGR.B
- SN74GTL16612DL
- SN74GTL16612DL.B
- SN74GTL16616DLR
- SN74GTL16616DLR.B
- SN74GTL16622ADGGR
- SN74GTL16622ADGGR.B
- SN74GTLP1394D
- SN74GTLP1394D.B
- SN74GTLP1394DR
- SN74GTLP1394DR.B
- SN74GTLP21395DW
- SN74GTLPH306DW
- SN74GTLPH306DWR
- SN74GTLPH306DWR.B
- SN74LS624
- SN74LS624D
- SN74LS624D.A
- SN74LS624DR
- SN74LS624DR.A
- SN74LS624N
- TPSY1560350250
- TPSY156K035#0250
- TPSY156M035#0250
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104