国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74ALVCH16823DGGR.B > SN74ALVCH16823DGGR.B詳情

SN74ALVCH16823DGGR.B中文資料

廠家型號

SN74ALVCH16823DGGR.B

文件大小

763.49Kbytes

頁面數(shù)量

24

功能描述

18-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74ALVCH16823DGGR.B數(shù)據(jù)手冊規(guī)格書PDF詳情

FEATURES

· Member of the Texas Instruments Widebus?

Family

· EPIC? (Enhanced-Performance Implanted

CMOS) Submicron Process

· ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages

DESCRIPTION

This 18-bit bus-interface flip-flop is designed for

1.65-V to 3.6-V VCC operation.

The SN74ALVCH16823 features 3-state outputs

designed specifically for driving highly capacitive or

relatively low-impedance loads. This device is

particularly suitable for implementing wider buffer

registers, I/O ports, bidirectional bus drivers with

parity, and working registers.

The SN74ALVCH16823 can be used as two 9-bit

flip-flops or one 18-bit flip-flop. With the clock-enable

(CLKEN) input low, the D-type flip-flops enter data on

the low-to-high transitions of the clock. Taking

CLKEN high disables the clock buffer, thus latching

the outputs. Taking the clear (CLR) input low causes

the Q outputs to go low independently of the clock.

A buffered output-enable (OE) input can be used to place the nine outputs in either a normal logic state (high or

low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the

bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines

without need for interface or pullup components.

The output-enable (OE) input does not affect the internal operation of the flip-flops. Old data can be retained or

new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16823 is characterized for operation from –40°C to 85°C.

更新時間:2025-9-20 10:01:00
供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI
16+
TSSOP-56
8000
原裝現(xiàn)貨請來電咨詢
TI
24+
TSSOP-56
90000
一級代理商進(jìn)口原裝現(xiàn)貨、假一罰十價格合理
TI
23+
TSSOP-56
47857
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢
TI
2016+
TVSP-56
6000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
TI
23+
TVSOP56
8560
受權(quán)代理!全新原裝現(xiàn)貨特價熱賣!
TI
23+
NA
2486
專做原裝正品,假一罰百!
Texas Instruments
24+
56-TFSOP(0.173
56300
TI
20+
IC
3854
就找我吧!--邀您體驗愉快問購元件!
TI(德州儀器)
2021+
TVSOP-56
499
TI/德州儀器
23+
TVSP-56
50000
全新原裝正品現(xiàn)貨,支持訂貨