国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74ALVCH16373DGGR.B > SN74ALVCH16373DGGR.B詳情

SN74ALVCH16373DGGR.B中文資料

廠家型號(hào)

SN74ALVCH16373DGGR.B

文件大小

473.11Kbytes

頁(yè)面數(shù)量

18頁(yè)

功能描述

16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74ALVCH16373DGGR.B數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情

FEATURES

· Member of the Texas Instruments Widebus?

Family

· Operates From 1.65 V to 3.6 V

· Max tpd of 3.6 ns at 3.3 V

· ±24-mA Output Drive at 3.3 V

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

DESCRIPTION/ORDERING INFORMATION

This 16-bit transparent D-type latch is designed for

1.65-V to 3.6-V VCC operation.

The SN74ALVCH16373 is particularly suitable for

implementing buffer registers, I/O ports, bidirectional

bus drivers, and working registers. This device can

be used as two 8-bit latches or one 16-bit latch.

When the latch-enable (LE) input is high, the Q

outputs follow the data (D) inputs. When LE is taken

low, the Q outputs are latched at the levels set up at

the D inputs.

A buffered output-enable (OE) input can be used to

place the eight outputs in either a normal logic state

(high or low logic levels) or the high-impedance state.

In the high-impedance state, the outputs neither

load nor drive the buslines significantly. The

high-impedance state and the increased drive provide

the capability to drive bus lines without need for

interface or pullup components. OE does not affect

internal operations of the latch. Old data can be

retained or new data can be entered while the

outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

更新時(shí)間:2025-9-20 10:03:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI
2
TI
16+
TSSOP-48
8000
原裝現(xiàn)貨請(qǐng)來(lái)電咨詢
TI
24+
TSSOP-48
6232
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存!
TI
24+
TSSOP-48
90000
一級(jí)代理商進(jìn)口原裝現(xiàn)貨、假一罰十價(jià)格合理
TI
20+
1500
全新現(xiàn)貨熱賣中歡迎查詢
TI/德州儀器
24+
TSSOP
9600
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單!
TI
2023+
TSSOP-48
5800
進(jìn)口原裝,現(xiàn)貨熱賣
TI/德州儀器
23+
TSSOP48
50000
全新原裝正品現(xiàn)貨,支持訂貨
TI/德州儀器
2018+
TSSOP48
15000
TI/德州儀器
2022+
TSSOP48
15000
原廠原裝,假一罰十