国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74ALVC16835DGGR.B > SN74ALVC16835DGGR.B詳情

SN74ALVC16835DGGR.B中文資料

廠家型號

SN74ALVC16835DGGR.B

文件大小

609.23Kbytes

頁面數(shù)量

17

功能描述

18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74ALVC16835DGGR.B數(shù)據(jù)手冊規(guī)格書PDF詳情

FEATURES

· Member of the Texas Instruments Widebus?

Family

· Operates From 1.65 V to 3.6 V

· Max tpd of 2 ns at 3.3 V

· ±24-mA Output Drive at 3.3 V

· Ideal for Use in PC100 Register DIMM,

Revision 1.1

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· ESD Protection Exceeds JESD 22

- 2000-V Human-Body Model (A114-A)

- 200-V Machine Model (A115-A)

- 1000-V Charged-Device Model (C101)

DESCRIPTION/ORDERING INFORMATION

This 18-bit universal bus driver is designed for 1.65-V

to 3.6-V VCC operation.

Data flow from A to Y is controlled by the

output-enable (OE) input. The device operates in the

transparent mode when the latch-enable (LE) input is

high. The A data is latched if the clock (CLK) input is

held at a high or low logic level. If LE is low, the A

data is stored in the latch/flip-flop on the low-to-high

transition of CLK. When OE is high, the outputs are in

the high-impedance state.

To ensure the high-impedance state during power up

or power down, OE should be tied to VCC through a

pullup resistor; the minimum value of the resistor is

determined by the current-sinking capability of the

driver.

更新時間:2025-9-21 15:30:00
供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TEXAS
24+
SSOP56L
1250
TI
25+
TVSOP56
4690
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可
TI
25+23+
TSSOP
35942
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨
Texas Instruments
24+
56-TVSOP
65300
一級代理/放心采購
TI
20+
SOP-56
1001
就找我吧!--邀您體驗愉快問購元件!
TI
22+
56TVSOP
9000
原廠渠道,現(xiàn)貨配單
TI
25+
TVSOP56
4500
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售!
SN74ALVC16835DGVR
1292
1292
TI
23+
TVSOP56
3200
正規(guī)渠道,只有原裝!
TI/德州儀器
24+
TVSOP56
2000
只供應(yīng)原裝正品 歡迎詢價