国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74AHCT74MPWREP.A > SN74AHCT74MPWREP.A詳情

SN74AHCT74MPWREP.A中文資料

廠家型號(hào)

SN74AHCT74MPWREP.A

文件大小

212.15Kbytes

頁(yè)面數(shù)量

10頁(yè)

功能描述

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74AHCT74MPWREP.A數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情

Controlled Baseline

– One Assembly/Test Site, One Fabrication

Site

Extended Temperature Performance of

–55°C to 125°C

Enhanced Diminishing Manufacturing

Sources (DMS) Support

Enhanced Product-Change Notification

Qualification Pedigree?

Inputs Are TTL-Voltage Compatible

EPIC (Enhanced-Performance Implanted

CMOS) Process

Latch-Up Performance Exceeds 250 mA Per

JESD 17

ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

description/ordering information

The SN74AHCT74 is a dual positive-edge-triggered D-type flip-flop.

A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the

other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time

requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs

at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval,

data at the D input can be changed without affecting the levels at the outputs.

更新時(shí)間:2025-9-20 14:30:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI
24+/25+
20053
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu)
TI
1645+
?
7500
只做原裝進(jìn)口,假一罰十
三年內(nèi)
1983
只做原裝正品
Texas Instruments
24+
14-DIP(0.300
56300
TI
20+
IC
9854
就找我吧!--邀您體驗(yàn)愉快問(wèn)購(gòu)元件!
TI(德州儀器)
2021+
PDIP-14
499
TexasInstruments
24+
只做原裝
20000
進(jìn)口原裝假一賠百,現(xiàn)貨熱賣(mài)
TEXAS INSTRUMENTS
23+
PDIP14
9600
全新原裝正品!一手貨源價(jià)格優(yōu)勢(shì)!
TI/德州儀器
23+
DIP14
50000
全新原裝正品現(xiàn)貨,支持訂貨
TI
22+
14DIP
9000
原廠渠道,現(xiàn)貨配單