国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74ACT8990FNR.A > SN74ACT8990FNR.A詳情

SN74ACT8990FNR.A中文資料

廠家型號

SN74ACT8990FNR.A

文件大小

1009.42Kbytes

頁面數(shù)量

22

功能描述

TEST-BUS CONTROLLERS IEEE STD 1149.1 (JTAG) TAP MASTERS WITH 16-BIT GENERIC HOST INTERFACES

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74ACT8990FNR.A數(shù)據(jù)手冊規(guī)格書PDF詳情

Members of the Texas Instruments

SCOPE E Family of Testability Products

Compatible With the IEEE Standard

1149.1-1990 (JTAG) Test Access Port and

Boundary-Scan Architecture

Control Operation of Up to Six Parallel

Target Scan Paths

Accommodate Pipeline Delay to Target of

Up to 31 Clock Cycles

Scan Data Up to 232 Clock Cycles

Execute Instructions for Up to 232 Clock

Cycles

Each Device Includes Four Bidirectional

Event Pins for Additional Test Capability

Inputs Are TTL-Voltage Compatible

EPIC E (Enhanced-Performance Implanted

CMOS) 1-mm Process

Packaged in 44-Pin Plastic Leaded Chip

Carrier (FN), 68-Pin Ceramic Pin Grid Array

(GB), and 68-Pin Ceramic Quad Flat

Packages (HV)

description

The ’ACT8990 test-bus controllers (TBC) are members of the Texas Instruments SCOPEE testability

integrated-circuit family. This family of components supports IEEE Standard 1149.1-1990 (JTAG) boundary

scan to facilitate testing of complex circuit-board assemblies. The ’ACT8990 differ from other SCOPEE

integrated circuits. Their function is to control the JTAG serial-test bus rather than being target

boundary-scannable devices.

The required signals of the JTAG serial-test bus – test clock (TCK), test mode select (TMS), test data input (TDI),

and test data output (TDO) can be connected from the TBC to a target device without additional logic. This is

done as a chain of IEEE Standard 1149.1-1990 boundary-scannable components that share the same

serial-test bus. The TBC generates TMS and TDI signals for its target(s), receives TDO signals from its target(s),

and buffers its test clock input (TCKI) to a test clock output (TCKO) for distribution to its target(s). The TMS, TDI,

and TDO signals can be connected to a target directly or via a pipeline, with a retiming delay of up to 31 bits.

Since the TBC can be configured to generate up to six separate TMS signals [TMS (5 –0)], it can be used to

control up to six target scan paths that are connected in parallel (i.e., sharing common TCK, TDI, and TDO

signals).

While most operations of the TBC are synchronous to TCKI, a test-off (TOFF) input is provided for output control

of the target interface, and a test-reset (TRST) input is provided for hardware/software reset of the TBC. In

addition, four event [EVENT (3–0)] I/Os are provided for asynchronous communication to target device(s).

Each event has its own event generation/detection logic, and detected events can be counted by two 16-bit

counters.

The TBC operates under the control of a host microprocessor/microcontroller via the 5-bit address bus

[ADRS (4–0)] and the 16-bit read/write data bus [DATA (15–0)]. Read (RD) and write (WR) strobes are

implemented such that the critical host-interface timing is independent of the TCKI period. Any one of

24 registers can be addressed for read and/or write operations. In addition to control and status registers, the

TBC contains two command registers, a read buffer, and a write buffer. Status of the TBC is transmitted to the

host via ready (RDY) and interrupt (INT) outputs.

Major commands can be issued by the host to cause the TBC to generate the TMS sequences necessary to

move the target(s) from any stable test-access-port (TAP) controller state to any other stable TAP state, to

execute instructions in the Run-Test/Idle TAP state, or to scan instruction or test data through the target(s). A

32-bit counter can be preset to allow a predetermined number of execution or scan operations.

Serial data that appears at the selected TDI input (TDI1 or TDI0) is transferred into the read buffer, which can

be read by the host to obtain up to 16 bits of the serial-data stream. Serial data that is transmitted from the TDO

output is written by the host to the write buffer.

更新時間:2025-9-21 17:00:00
供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI/德州儀器
91+
PLCC28
880000
明嘉萊只做原裝正品現(xiàn)貨
TI/德州儀器
23+
PLCC28
6000
專業(yè)配單保證原裝正品假一罰十
TI/德州儀器
2450+
PLCC28
8850
只做原裝正品假一賠十為客戶做到零風(fēng)險!!
TI/德州儀器
94+
PLCC28
462
原裝/現(xiàn)貨
Texas Instruments(德州儀器)
24+
-
690000
代理渠道/支持實單/只做原裝
24+
N/A
58000
一級代理-主營優(yōu)勢-實惠價格-不悔選擇
TI/德州儀器
94+
PLCC28
462
原裝現(xiàn)貨
Rochester
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
TI
SOP
3200
原裝長期供貨!
TI/TEXAS
23+
SOIC?(DW)|28
8931