位置:SN74ABT18502PMG4.B > SN74ABT18502PMG4.B詳情
SN74ABT18502PMG4.B中文資料
SN74ABT18502PMG4.B數(shù)據(jù)手冊規(guī)格書PDF詳情
Member of the Texas Instruments
Widebus? Family
UBT? Transceiver Combines D-Type
Latches and D-Type Flip-Flops for
Operation in Transparent, Latched, or
Clocked Mode
Compatible With IEEE Std 1149.1-1990
(JTAG) Test Access Port (TAP) and
Boundary-Scan Architecture
Includes D-Type Flip-Flops and Control
Circuitry to Provide Multiplexed
Transmission of Stored and Real-Time Data
Two Boundary-Scan Cells (BSCs) Per I/O
for Greater Flexibility
SCOPE? Instruction Set
– IEEE Std 1149.1-1990 Required
Instructions, Optional INTEST, and
P1149.1A CLAMP and HIGHZ
– Parallel Signature Analysis (PSA) at
Inputs With Masking Option
– Pseudorandom Pattern Generation
(PRPG) From Outputs
– Sample Inputs/Toggle Outputs (TOPSIP)
– Binary Count From Outputs
– Device Identification
– Even-Parity Opcodes
description
The SN74ABT18502 scan test device with an 18-bit universal bus transceiver is a member of the
Texas Instruments SCOPE? testability IC family. This family of devices supports IEEE Std 1149.1-1990
boundary scan to facilitate testing of complex circuit board assemblies. Scan access to the test circuitry is
accomplished via the four-wire test access port (TAP) interface.
In the normal mode, this device is an 18-bit universal bus transceiver that combines D-type latches and D-type
flip-flops to allow data flow in transparent, latched, or clocked modes. The device can be used either as two 9-bit
transceivers or one 18-bit transceiver. The test circuitry can be activated by the TAP to take snapshot samples
of the data appearing at the device pins or to perform a self test on the boundary test cells. Activating the TAP
in the normal mode does not affect the functional operation of the SCOPE universal bus transceivers.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),
and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when
LEAB is high. When LEAB is low, the A-bus data is latched while CLKAB is held at a static low or high logic level.
Otherwise, if LEAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When OEAB is low, the
B outputs are active. When OEAB is high, the B outputs are in the high-impedance state. B-to-A data flow is
similar to A-to-B data flow but uses the OEBA, LEBA, and CLKBA inputs.
In the test mode, the normal operation of the SCOPE universal bus transceivers is inhibited, and the test circuitry
is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs
boundary scan test operations according to the protocol described in IEEE Std 1149.1-1990.
Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI),
test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry can perform
other testing functions such as parallel signature analysis (PSA) on data inputs and pseudorandom pattern
generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.
Additional flexibility is provided in the test mode through the use of two boundary-scan cells (BSCs) for each
I/O pin. This allows independent test data to be captured and forced at either bus (A or B). A PSA/binary count
up (PSA/COUNT) instruction is also included to ease the testing of memories and other circuits where a binary
count addressing scheme is useful.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
25+23+ |
LQFP-64 |
18922 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
|||
TexasInstruments |
18+ |
ICSCANTESTDEVICE18BIT64L |
6800 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
|||
ROHM/羅姆 |
23+ |
SSOP-16 |
69820 |
終端可以免費(fèi)供樣,支持BOM配單! |
|||
Texas Instruments |
24+ |
64-LQFP(10x10) |
56200 |
一級代理/放心采購 |
|||
TI |
20+ |
QFP-64 |
1000 |
就找我吧!--邀您體驗(yàn)愉快問購元件! |
|||
TI |
23+ |
N/A |
560 |
原廠原裝 |
|||
TI |
22+ |
64LQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
|||
TI(德州儀器) |
23+ |
LQFP-64(10x10) |
9980 |
原裝正品,支持實(shí)單 |
|||
TI/德州儀器 |
23+ |
LQFP-64 |
3200 |
正規(guī)渠道,只有原裝! |
|||
TI/德州儀器 |
23+ |
LQFP-64 |
3200 |
公司只做原裝,可來電咨詢 |
SN74ABT18502PMG4.B 資料下載更多...
SN74ABT18502PMG4.B 芯片相關(guān)型號
- A02MMA
- A02MMB
- A02MMD
- A02MME
- A02MMF
- A02MXA
- A02MXB
- A02MXD
- A02MXE
- A02MXF
- APA4401040001
- APA4401040101
- APA4401040201
- H-Q07
- H-Q10
- H-Q14
- H-Q1420
- H-Q2626
- H-Q28
- H-Q3232
- NT6VM256T32AA-T3
- NT6VM256T32AI-T1
- NT6VM256T32AI-T3
- NT6VM256T32AQ-T1
- SN74ABT18502PM
- SN74ABT18502PM.B
- SN74ABT18502PMR
- SN74ABT18502PMR.B
- TL497AY
- URZ
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104