位置:SN74ABT16833DL.B > SN74ABT16833DL.B詳情
SN74ABT16833DL.B中文資料
SN74ABT16833DL.B數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情
Members of the Texas Instruments
WidebusE Family
State-of-the-Art EPIC-IIBE BiCMOS Design
Significantly Reduces Power Dissipation
Latch-Up Performance Exceeds 500 mA
Per JEDEC Standard JESD-17
Typical VOLP (Output Ground Bounce)
< 1 V at VCC = 5 V, TA = 25°C
Distributed VCC and GND Pin Configuration
Minimizes High-Speed Switching Noise
Flow-Through Architecture Optimizes
PCB Layout
High-Drive Outputs (–32-mA IOH, 64-mA IOL)
Parity-Error Flag With Parity
Generator/Checker
Register for Storage of Parity-Error Flag
Package Options Include Plastic 300-mil
Shrink Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages and 380-mil
Fine-Pitch Ceramic Flat (WD) Package
Using 25-mil Center-to-Center Spacings
description
The ’ABT16833 consist of two noninverting 8-bit
to 9-bit parity bus transceivers and are designed
for communication between data buses. For each
transceiver, when data is transmitted from the
A bus to the B bus, an odd-parity bit is generated
and output on the parity I/O pin (1PARITY or
2PARITY). When data is transmitted from the
B bus to the A bus, 1PARITY (or 2PARITY) is
configured as an input and combined with the
B-input data to generate an active-low error flag if
odd parity is not detected.
The error (1ERR or 2ERR) output is configured as an open-collector output. The B-to-A parity-error flag is
clocked into 1ERR (or 2ERR) on the low-to-high transition of the clock (1CLK or 2CLK) input. 1ERR (or 2ERR)
is cleared (set high) by taking the clear (1CLR or 2CLR) input low.
The output-enable (OEA and OEB) inputs can be used to disable the device so that the buses are effectively
isolated. When both OEA and OEB are low, data is transferred from the A bus to the B bus and inverted parity
is generated. Inverted parity is a forced error condition that gives the designer more system diagnostic
capability.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TexasInstruments |
18+ |
ICDUAL8-9BITBUSTXRX56-SS |
6800 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
|||
24+ |
3000 |
自己現(xiàn)貨 |
|||||
TI |
24+/25+ |
500 |
原裝正品現(xiàn)貨庫存價(jià)優(yōu) |
||||
Texas Instruments |
24+ |
56-SSOP |
65200 |
一級(jí)代理/放心采購 |
|||
TI |
20+ |
SSOP-56 |
3854 |
就找我吧!--邀您體驗(yàn)愉快問購元件! |
|||
TI(德州儀器) |
2021+ |
SSOP-56 |
499 |
||||
TI/德州儀器 |
23+ |
SOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
|||
TI |
22+ |
56SSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
|||
ADI |
23+ |
SOP |
8000 |
只做原裝現(xiàn)貨 |
|||
Texas Instruments(德州儀器) |
24+ |
56-BSSOP (0.295, 7.50mm Width |
690000 |
代理渠道/支持實(shí)單/只做原裝 |
SN74ABT16833DL.B 資料下載更多...
SN74ABT16833DL.B 芯片相關(guān)型號(hào)
- LNK2G102MSEF
- LNK2G103MSEH
- LNK2G103MSEJ
- LNK2G122MSEF
- LNK2G123MSEJ
- LNK2G152MSEF
- LNK2G153MSEJ
- LNK2G182MSEF
- LNK2G183MSEJ
- LNK2G822MSEH
- LNK2G822MSEJ
- SN74ABT16821DGGR
- SN74ABT16821DGGR.B
- SN74ABT16821DL
- SN74ABT16821DL.B
- SN74ABT16821DLR
- SN74ABT16821DLR.B
- SN74ABT16825DL
- SN74ABT16825DL.B
- SN74ABT16825DLR
- SN74ABT16825DLR.B
- SN74ABT16827DL
- SN74ABT16827DL.B
- SN74ABT16827DLR
- SN74ABT16827DLR.B
- SN74ABT16833DL
- SN74ABT16833DLR
- SN74ABT16833DLR.B
- SN74ABT16841DL
- SN74ABT16841DL.B
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104