国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN74ABT16501DLR.B > SN74ABT16501DLR.B詳情

SN74ABT16501DLR.B中文資料

廠家型號(hào)

SN74ABT16501DLR.B

文件大小

628.76Kbytes

頁(yè)面數(shù)量

18頁(yè)

功能描述

18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN74ABT16501DLR.B數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情

Members of the Texas Instruments

WidebusE Family

State-of-the-Art EPIC-IIBE BiCMOS Design

Significantly Reduces Power Dissipation

UBT E (Universal Bus Transceiver)

Combines D-Type Latches and D-Type

Flip-Flops for Operation in Transparent,

Latched, or Clocked Mode

ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

Latch-Up Performance Exceeds 500 mA Per

JEDEC Standard JESD-17

Typical VOLP (Output Ground Bounce)

< 0.8 V at VCC = 5 V, TA = 25°C

Flow-Through Architecture Optimizes PCB

Layout

Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages and 380-mil

Fine-Pitch Ceramic Flat (WD) Package

Using 25-mil Center-to-Center Spacings

description

These 18-bit universal bus transceivers consist of

storage elements that can operate either as

D-type latches or D-type flip-flops to allow data

flow in transparent or clocked modes.

Data flow in each direction is controlled by

output-enable (OEAB and OEBA), latch-enable

(LEAB and LEBA), and clock (CLKAB and

CLKBA) inputs. For A-to-B data flow, the device

operates in the transparent mode when LEAB is

high. When LEAB is low, the A data is latched if

CLKAB is held at a high or low logic level. If LEAB

is low, the A data is stored in the latch/flip-flop on

the low-to-high transition of CLKAB. When OEAB

is high, the outputs are active. When OEAB is low,

the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, and CLKBA. The output enables are

complementary (OEAB is active high and OEBA is active low).

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a

pulldown resistor and OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is

determined by the current-sourcing/current-sinking capability of the driver.

更新時(shí)間:2025-9-21 14:09:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI
20+
SSOP56
2960
誠(chéng)信交易大量庫(kù)存現(xiàn)貨
Texas Instruments
24+
56-SSOP
65300
一級(jí)代理/放心采購(gòu)
TI
20+
SSOP-56
1000
就找我吧!--邀您體驗(yàn)愉快問(wèn)購(gòu)元件!
TI
22+
56SSOP
9000
原廠渠道,現(xiàn)貨配單
TI
25+
SSOP56
4500
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售!
TI
2025+
SSOP-56
16000
原裝優(yōu)勢(shì)絕對(duì)有貨
TI
24+
SSOP56
298
只做原裝,歡迎詢價(jià),量大價(jià)優(yōu)
TEXASINSTRU
24+
7860
原裝現(xiàn)貨假一罰十
24+
SOP
1000
TI德州儀器
22+
24000
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu)