国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN65LVDS94DGGR.B > SN65LVDS94DGGR.B詳情

SN65LVDS94DGGR.B中文資料

廠(chǎng)家型號(hào)

SN65LVDS94DGGR.B

文件大小

583.66Kbytes

頁(yè)面數(shù)量

20頁(yè)

功能描述

LVDS SERDES RECEIVER

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

生產(chǎn)廠(chǎng)商

TI2

SN65LVDS94DGGR.B數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情

FEATURES

· 4:28 Data Channel Expansion at up to 1.904

Gigabits per Second Throughput

· Suited for Point-to-Point Subsystem

Communication With Very Low EMI

· 4 Data Channels and Clock Low-Voltage

Differential Channels in and 28 Data and

Clock Out Low-Voltage TTL Channels Out

· Operates From a Single 3.3-V Supply and

250 mW (Typ)

· 5-V Tolerant SHTDN Input

· Rising Clock Edge Triggered Outputs

· Bus Pins Tolerate 4-kV HBM ESD

· Packaged in Thin Shrink Small-Outline

Package With 20 Mil Terminal Pitch

· Consumes <1 mW When Disabled

· Wide Phase-Lock Input Frequency Range

20 MHz to 68 MHz

· No External Components Required for PLL

· Meets or Exceeds the Requirements of ANSI

EIA/TIA-644 Standard

· Industrial Temperature Qualified

TA = -40°C to 85°C

· Replacement for the DS90CR286

DESCRIPTION

The SN65LVDS94 LVDS serdes (serializer/deserializer) receiver contains four serial-in 7-bit parallel-out shift

registers, a 7× clock synthesizer, and five low-voltage differential signaling (LVDS) line receivers in a single

integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the

SN65LVDS93 and SN65LVDS95, over five balanced-pair conductors and expansion to 28 bits of single-ended

LVTTL synchronous data at a lower transfer rate.

When receiving, the high-speed LVDS data is received and loaded into registers at the rate seven times the

LVDS input clock (CLKIN). The data is then unloaded to a 28-bit wide LVTTL parallel bus at the CLKIN rate. A

phase-locked loop clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the

expanded data. The SN65LVDS94 presents valid data on the rising edge of the output clock (CLKOUT).

更新時(shí)間:2025-9-21 19:15:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI/TEXAS
23+
原廠(chǎng)封裝
8931
TI
24+
TSSOP
5000
只做原裝公司現(xiàn)貨
TI
23+
TSSOP
8650
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣(mài)!
TexasInstruments
18+
ICLVDSSERDESRECEIVER56-T
6800
公司原裝現(xiàn)貨/歡迎來(lái)電咨詢(xún)!
TI
24+
TSSOP
65200
一級(jí)代理/放心采購(gòu)
TI
20+
SSOP-56
2000
就找我吧!--邀您體驗(yàn)愉快問(wèn)購(gòu)元件!
TI/德州儀器
24+
9600
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單!
TI
22+
56TSSOP
9000
原廠(chǎng)渠道,現(xiàn)貨配單
TI
23+
NA
20000
全新原裝假一賠十
TI
2025+
TSSOP56
4845
全新原廠(chǎng)原裝產(chǎn)品、公司現(xiàn)貨銷(xiāo)售