国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:SN65LVDS17DRFTG4.B > SN65LVDS17DRFTG4.B詳情

SN65LVDS17DRFTG4.B中文資料

廠家型號

SN65LVDS17DRFTG4.B

文件大小

413.89Kbytes

頁面數(shù)量

18

功能描述

2.5-V/3.3-V OSCILLATOR GAIN STAGE/BUFFERS

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

TI2

SN65LVDS17DRFTG4.B數(shù)據(jù)手冊規(guī)格書PDF詳情

FEATURES

· Low-Voltage PECL Input and Low-Voltage

PECL or LVDS Outputs

· Clock Rates to 2 GHz

– 140-ps Output Transition Times

– 0.11 ps Typical Intrinsic Phase Jitter

– Less than 630 ps Propagation Delay Times

· 2.5-V or 3.3-V Supply Operation

· 2-mm × 2-mm Small-Outline

No-Lead Package

APPLICATIONS

· PECL-to-LVDS Translation

· Clock Signal Amplification

DESCRIPTION

These four devices are high-frequency oscillator gain stages supporting both LVPECL or LVDS on the high gain

outputs in 3.3-V or 2.5-V systems. Additionally, provides the option of both single-ended input (PECL levels on

the SN65LVx16) and fully differential inputs on the SN65LVx17.

The SN65LVx16 provides the user a Gain Control (GC) for controlling the Q output from 300 mV to 860 mV

either by leaving it open (NC), grounded, or tied to VCC. (When left open, the Q output defaults to 575 mV.) The

Q on the SN65LVx17 defaults to 575 mV as well.

Both devices provide a voltage reference (VBB) of typically 1.35 V below VCC for use in receiving single-ended

PECL input signals. When not used, VBB should be unconnected or open.

All devices are characterized for operation from –40°C to 85°C.

更新時間:2025-9-21 19:15:00
供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI/TEXAS
23+
原廠封裝
8931
TI
25+23+
23673
絕對原裝全新正品現(xiàn)貨/優(yōu)勢渠道商、原盤原包原盒
24+
N/A
72000
一級代理-主營優(yōu)勢-實惠價格-不悔選擇
TI
24+
con
35960
查現(xiàn)貨到京北通宇商城
TI德州儀器
22+
24000
原裝正品現(xiàn)貨,實單可談,量大價優(yōu)
24+
SOIC-14
5
TI
25+
SMD
18000
原廠直接發(fā)貨進口原裝
TI
23+
SOP14
8000
原裝正品,假一罰十
TI
17+
SOIC-14
9700
只做全新進口原裝,現(xiàn)貨庫存
TI
23+
SOIC-14
2500
全新原裝假一賠十