位置:DS90UH926QSQSLASHNOPB.A > DS90UH926QSQSLASHNOPB.A詳情
DS90UH926QSQSLASHNOPB.A中文資料
DS90UH926QSQSLASHNOPB.A數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情
1 Features
1? AEC-Q100 Qualified for Automotive Applications
– Device Temperature Grade 2: –40°C to
+105°C Ambient Operating Temperature
– Device HBM ESD Classification Level 3B
– Device CDM ESD Classification Level C6
– Device MM ESD Classification Level M3
? Integrated HDCP Cipher Engine With On-Chip
Key Storage
? Bidirectional Control Interface Channel Interface
With I2C Compatible Serial Control Bus
? Supports High-Definition (720p) Digital Video
Format
? RGB888 + VS, HS, DE and I2S Audio Supported
? 5- to 85-MHz PCLK Supported
? Single 3.3-V Operation With 1.8-V or 3.3-V
Compatible LVCMOS I/O Interface
? AC-Coupled STP Interconnect up to 10 Meters
? Parallel LVCMOS Video Outputs
? DC-Balanced and Scrambled Data With
Embedded Clock
? Adaptive Cable Equalization
? Supports HDCP Repeater Application
? Image Enhancement (White Balance and
Dithering) and Internal Pattern Generation
? EMI Minimization (SSCG and EPTO)
? Low Power Modes Minimize Power Dissipation
? Backward-Compatible Modes
2 Applications
? Automotive Display for Navigation
? Rear Seat Entertainment Systems
3 Description
The DS90UH926Q-Q1 deserializer, in conjunction
with the DS90UH925Q-Q1 serializer, provides a
solution for secure distribution of content-protected
digital video within automotive entertainment
systems. This chipset translates a parallel RGB video
interface into a single-pair high-speed serialized
interface. The digital video data is protected using the
industry standard HDCP copy protection scheme.
The serial bus scheme, FPD-Link III, supports full
duplex of high-speed forward data transmission and
low-speed backchannel communication over a single
differential link. Consolidation of video data and
control over a single differential pair reduces the
interconnect size and weight, while also eliminating
skew issues and simplifying system design.
The DS90UH926Q-Q1 deserializer has a 31-bit
parallel LVCMOS output interface to accommodate
the RGB, video control, and audio data. The device
extracts the clock from a high-speed serial stream.
An output LOCK pin provides the link status if the
incoming data stream is locked, without the use of a
training sequence or special SYNC patterns, as well
as a reference clock.
An adaptive equalizer optimizes the maximum cable
reach. EMI is minimized by output SSC generation
(SSCG) and enhanced progressive turnon (EPTO)
features.
The HDCP cipher engine is implemented in both the
serializer and deserializer. HDCP keys are stored in
on-chip memory.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NS/國(guó)半 |
2447 |
QFN |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
|||
TI/德州儀器 |
23+ |
WQFN64 |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
|||
TI |
25+ |
WQFN64 |
8880 |
原裝認(rèn)準(zhǔn)芯澤盛世! |
|||
TI/德州儀器 |
23+ |
QFN |
10000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
|||
TI |
23+ |
WQFN64 |
3200 |
正規(guī)渠道,只有原裝! |
|||
TI/德州儀器 |
24+ |
WQFN64 |
186 |
只供應(yīng)原裝正品 歡迎詢價(jià) |
|||
22+ |
5000 |
||||||
TI |
23+ |
WQFN64 |
5000 |
全新原裝,支持實(shí)單,非誠(chéng)勿擾 |
|||
TI |
23+ |
WQFN64 |
3200 |
公司只做原裝,可來(lái)電咨詢 |
|||
TI |
23+ |
NA |
20000 |
DS90UH926QSQSLASHNOPB.A 資料下載更多...
DS90UH926QSQSLASHNOPB.A 芯片相關(guān)型號(hào)
- 023
- ACA-20PC-4-AC1-RL
- DH222HNGRRZT
- DH222HNGRWNT
- DH222HNGRWZT
- DS90UH926QSQESLASHNOPB
- DS90UH926QSQESLASHNOPB.A
- DS90UH926QSQESLASHNOPB.B
- DS90UH926QSQSLASHNOPB
- DS90UH926QSQSLASHNOPB.B
- DS90UH926QSQXSLASHNOPB
- DS90UH926QSQXSLASHNOPB.A
- DS90UH926QSQXSLASHNOPB.B
- DS90UH928QSQ/NOPB
- DS90UH928QSQ/NOPB.A
- DS90UH928QSQE/NOPB
- DS90UH928QSQE/NOPB.A
- DS90UH928QSQE/NOPB.B
- DS90UH928QSQESLASHNOPB
- DS90UH928QSQESLASHNOPB.A
- DS90UH928QSQESLASHNOPB.B
- DS90UH928QSQSLASHNOPB
- DS90UH928QSQSLASHNOPB.A
- DS90UH928QSQSLASHNOPB.B
- DS90UH928QSQX/NOPB
- DS90UH928QSQX/NOPB.A
- DS90UH928QSQX/NOPB.B
- DS90UH928QSQXSLASHNOPB
- DS90UH928QSQXSLASHNOPB.A
- DS90UH928QSQXSLASHNOPB.B
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104