您好,歡迎來到114ic資料網(wǎng)!
- 芯片資料
- 庫存查詢
- 行業(yè)新聞
- 生產(chǎn)廠家
- 替換型號
- 晶體管
位置:RM5231 > RM5231詳情
RM5231中文資料
RM5231數(shù)據(jù)手冊規(guī)格書PDF詳情
Hardware Overview
The RM5231 offers a high-level of integration targeted at high-performance embedded applications. The key elements of the RM5231 are briefly described in this section.
Features
? Dual Issue superscalar microprocessor
? 150, 200, & 250 MHz operating frequencies
? 300 Dhrystone2.1 MIPS
? System interface optimized for embedded applications
? 32-bit system interface lowers total system cost
? High-performance write protocols maximize uncached write bandwidth
? Processor clock multipliers: 2, 2.5, 3, 3.5, 4, 4.5, 5, 6, 7, 8, 9
? 2.5 V core with 3.3 V IOs
? IEEE 1149.1 JTAG boundary scan
? Integrated on-chip caches
? 32 KB instruction and 32 KB data — 2 way set associative
? Per set locking
? Virtually indexed, physically tagged
? Write-back and write-through on a per page basis
? Pipeline restart on first doubleword for data cache misses
? Integrated memory management unit
? Fully associative joint TLB (shared by I and D translations)
? 48 dual entries map 96 pages
? Variable page size (4 KB to 16 MB in 4x increments)
? High-performance floating-point unit — up to 500 MFLOPS
? Single cycle repeat rate for common single-precision operations and some double precision operations
? Two cycle repeat rate for double-precision multiply and double precision combined multiply-add operations
? Single cycle repeat rate for single-precision combined multiply-add operation
? MIPS IV instruction set
? Floating point multiply-add instruction increases performance in signal processing and graphics applications
? Conditional moves to reduce branch frequency
? Index address modes (register + register)
? Embedded application enhancements
? Specialized DSP integer Multiply-Accumulate instructions and 3-operand multiply instruction
? I and D cache locking by set
? Optional dedicated exception vector for interrupts
? Fully static 0.25 micron CMOS design with power down logic
? Standby reduced power mode with WAIT instruction
? 2.5 V core with 3.3 V I/O
? 128-pin Power-Quad 4 (QFP) package
RM5231產(chǎn)品屬性
- 類型
描述
- 型號
RM5231
- 功能描述
64-Bit Microprocessor
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
PMC |
20+ |
TQFP |
2860 |
原廠原裝正品價格優(yōu)惠公司現(xiàn)貨歡迎查詢 |
|||
PMC |
17+ |
QFP |
6200 |
100%原裝正品現(xiàn)貨 |
|||
PMC |
11+ |
QFP |
600 |
||||
PMC |
03+ |
1155 |
全新原裝!優(yōu)勢庫存熱賣中! |
||||
PMC |
2021+ |
QFP |
6800 |
原廠原裝,歡迎咨詢 |
|||
PMC |
最新 |
QFP |
6800 |
全新原裝公司現(xiàn)貨低價 |
|||
PMC |
24+ |
QFP |
4897 |
絕對原裝!現(xiàn)貨熱賣! |
|||
PMC |
25+ |
QFP |
2309 |
品牌專業(yè)分銷商,可以零售 |
|||
PMC |
23+ |
QFP |
5000 |
原裝正品,假一罰十 |
|||
PMC |
23+ |
QFP |
1002 |
全新原裝現(xiàn)貨 |
RM5231 資料下載更多...
RM5231 芯片相關(guān)型號
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
PMC-Sierra, Inc
PMC-Sierra, Inc. 是一家專注于網(wǎng)絡(luò)和存儲半導(dǎo)體解決方案的公司,成立于1986年,總部位于美國加利福尼亞州。該公司致力于為數(shù)據(jù)中心、企業(yè)網(wǎng)絡(luò)和電信市場提供高性能的集成電路和相關(guān)技術(shù)。PMC-Sierra 的產(chǎn)品線包括網(wǎng)絡(luò)處理器、存儲控制器和光纖通道解決方案,廣泛應(yīng)用于服務(wù)器、路由器和交換機等設(shè)備中。憑借其在技術(shù)創(chuàng)新和設(shè)計方面的領(lǐng)先地位,PMC-Sierra 致力于幫助客戶提高數(shù)據(jù)傳輸速度和系統(tǒng)性能。2016年,公司被 Broadcom Inc. 收購,進一步增強了其在半導(dǎo)體行業(yè)的競爭力。