国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:PM73121-RI > PM73121-RI詳情

PM73121-RI中文資料

廠家型號

PM73121-RI

文件大小

2300.48Kbytes

頁面數(shù)量

223

功能描述

AAL1 Segmentation And Reassembly Processor

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

簡稱

PMC

生產(chǎn)廠商

PMC-Sierra, Inc

中文名稱

官網(wǎng)

LOGO

PM73121-RI數(shù)據(jù)手冊規(guī)格書PDF詳情

Description

The AAL1 Segmentation And Reassembly (SAR) Processor (AAL1gator II?) provides DS1, E1, E3, or DS3 line interface access to an ATM Adaptation Layer One (AAL1) Constant Bit Rate (CBR) ATM network. It arbitrates access to an external SRAM for storage of the configuration, the user data, and the statistics. The device provides a microprocessor interface for configuration, management, and statistics gathering. PMC-Sierra also offers a software device control package for the AAL1gator II device.

FEATURES

Circuit Interface Features

? Provides AAL1 segmentation and reassembly of eight 2 Mbit/s data streams or one 45 Mbit/s or less data stream.

? Supports 256 Virtual Channels (VCs) (32 per line).

? Supports n × 64 structured data format.

? Supports arbitrary timeslot-to-VC mappings, including alternating timeslots.

? Provides Common Channel Signaling (CCS) and Channel Associated Signaling (CAS) configuration options.

? Provides per-VC data and signaling conditioning in both the transmit and the receive directions.

? Arbitrates a 16-bit microprocessor interface to a 128K × 16 (12 ns) SRAM.

? Supports multicast connections, ATM Monitoring (AMON), Remote Monitoring (RMON), and ATM Circuit Steering (ACS).

? Supports adaptive clocking in Structured Data Format, Frame-based (SDF-FR), Structured Data Format, Multiframe-based (SDF-MF), and Unstructured Data Format, Multiple Line (UDF-ML) modes.

Transmit Cell Interface Features

? Provides an ATM-layer or PHY-layer 33 MHz UTOPIA interface. Both Single PHY (SPHY) and Multi-PHY (MPHY) modes are supported.

? Provides per-VC transmit queueing.

? Provides a calendar queue service algorithm that produces minimal Cell Delay Variation (CDV).

? Provides a supervisory transmit buffer for Operations, Administration, and Maintenance (OAM), and for ATM signaling.

? Generates pointers for structured data transmission.

? Provides sequence number and sequence number protection generation.

? Provides partially filled cell generation with the length configurable on a per-VC basis.

? Generates and transmits Synchronous Residual Time Stamp (SRTS) values for unstructured modes.

? Built-in transmit line clock generation based on received SRTS values, receive line clock, or a nominal frequency.

Receive Cell Interface Features

? Provides an ATM-layer or PHY-layer 33 MHz UTOPIA interface. Both SPHY and MPHY modes are supported.

? Provides per-VC queues.

? Provides per-VC CDV tolerance settings.

? Provides per-VC partially filled cell length settings.

? Provides a supervisory receive queue for OAM cells.

? Verifies and corrects sequence numbers in accordance with ITU-T Recommendation I.363.1.

? Processes sequence numbers in accordance with the “Fast SN Algorithm”, as specified in the ITU-T Recommendation I.363.1.

? Maintains bit integrity through individual errored cells or up to six lost cells. Takes into account pointer bytes.

? During underruns, can output fixed, pseudorandom, or old data.

? Provides processor interrupts for OAM cell receptions.

? Provides a multiplexed interface to external receive Phase-Locked Loops (PLLs) for SRTS clock recovery for unstructured modes or adaptive clock recovery.

Statistics Features

? Counts invalid Cyclic Redundancy Check (CRC) values for sequence numbers.

? Counts OAM cells and dropped OAM cells.

? Counts data cells transmitted per VC.

? Counts conditioned data cells transmitted per VC.

? Counts cells not transmitted due to line resynchronization per VC.

? Counts cells received, dropped, lost, or misinserted per VC.

? Counts cells with incorrect Sequence Number (SN) or incorrect Sequence Number Protection (SNP).

? Counts underrun occurrences per VC.

? Counts overrun occurrences per VC.

? Counts pointer reframes and pointer parity errors per VC.

PM73121-RI產(chǎn)品屬性

  • 類型

    描述

  • 型號

    PM73121-RI

  • 制造商

    PMC

  • 制造商全稱

    PMC

  • 功能描述

    AAL1 Segmentation And Reassembly Processor

更新時(shí)間:2025-7-19 15:08:00
供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
PMC
24+
QFP
4000
原裝原廠代理 可免費(fèi)送樣品
PMC
2025+
QFP
3783
全新原裝、公司現(xiàn)貨熱賣
PMC
21+
QFP
20000
全新原裝 公司現(xiàn)貨 價(jià)優(yōu)
PMC
04+
QFP
42
PMC
25+
QFP
3600
大量現(xiàn)貨庫存,提供一站式服務(wù)!
PMC
23+
QFP
3600
絕對全新原裝!現(xiàn)貨!特價(jià)!請放心訂購!
PMC
24+
QFP
5000
絕對原裝自家現(xiàn)貨!真實(shí)庫存!歡迎來電!
PMC
24+
QFP
6868
原裝現(xiàn)貨,可開13%稅票
PMC
16+
QFP
8000
原裝現(xiàn)貨請來電咨詢
PMC
24+
QFP
5989
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢庫存!

PMC相關(guān)芯片制造商

  • PMI
  • PMICRO
  • POINN
  • Polyfet
  • POLYMAKER
  • POMONA
  • Portwell
  • POSEICO
  • POSITRONIC
  • POTATO
  • Potens
  • POWER

PMC-Sierra, Inc

中文資料: 539條

PMC-Sierra, Inc. 是一家專注于網(wǎng)絡(luò)和存儲半導(dǎo)體解決方案的公司,成立于1986年,總部位于美國加利福尼亞州。該公司致力于為數(shù)據(jù)中心、企業(yè)網(wǎng)絡(luò)和電信市場提供高性能的集成電路和相關(guān)技術(shù)。PMC-Sierra 的產(chǎn)品線包括網(wǎng)絡(luò)處理器、存儲控制器和光纖通道解決方案,廣泛應(yīng)用于服務(wù)器、路由器和交換機(jī)等設(shè)備中。憑借其在技術(shù)創(chuàng)新和設(shè)計(jì)方面的領(lǐng)先地位,PMC-Sierra 致力于幫助客戶提高數(shù)據(jù)傳輸速度和系統(tǒng)性能。2016年,公司被 Broadcom Inc. 收購,進(jìn)一步增強(qiáng)了其在半導(dǎo)體行業(yè)的競爭力。