国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:74HC173 > 74HC173詳情

74HC173中文資料

廠家型號(hào)

74HC173

文件大小

69.04Kbytes

頁(yè)面數(shù)量

10頁(yè)

功能描述

Quad D-type flip-flop; positive-edge trigger; 3-state

觸發(fā)器 QUAD D-TYPE 3-STATE

數(shù)據(jù)手冊(cè)

原廠下載下載地址一下載地址二

生產(chǎn)廠商

PHI

74HC173數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情

GENERAL DESCRIPTION

The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs (Q0 to Q3) and master reset (MR).

When the two data enable inputs (E1 and E2) are LOW, the data on the Dn inputs is loaded into the register synchronously with the LOW-to-HIGH clock (CP) transition. When one or both En inputs are HIGH one set-up time prior to the LOW-to-HIGH clock transition, the register will retain the previous data. Data inputs and clock enable inputs are fully edge-triggered and must be stable only one set-up time prior to the LOW-to-HIGH clock transition.

The master reset input (MR) is an active HIGH asynchronous input. When MR is HIGH, all four flip-flops are reset (cleared) independently of any other input condition.

The 3-state output buffers are controlled by a 2-input NOR gate. When both output enable inputs (OE1 and OE2) are LOW, the data in the register is presented to the Qn outputs. When one or both OEn inputs are HIGH, the outputs are forced to a high impedance OFF-state. The 3-state output buffers are completely independent of the register operation; the OEn transition does not affect the clock and reset operations.

FEATURES

? Gated input enable for hold (do nothing) mode

? Gated output enable control

? Edge-triggered D-type register

? Asynchronous master reset

? Output capability: bus driver

? ICC category: MSI

74HC173產(chǎn)品屬性

  • 類(lèi)型

    描述

  • 型號(hào)

    74HC173

  • 功能描述

    觸發(fā)器 QUAD D-TYPE 3-STATE

  • RoHS

  • 制造商

    Texas Instruments

  • 電路數(shù)量

    2

  • 邏輯系列

    SN74

  • 邏輯類(lèi)型

    D-Type Flip-Flop

  • 極性

    Inverting, Non-Inverting

  • 輸入類(lèi)型

    CMOS

  • 傳播延遲時(shí)間

    4.4 ns

  • 高電平輸出電流

    - 16 mA

  • 低電平輸出電流

    16 mA

  • 電源電壓-最大

    5.5 V

  • 最大工作溫度

    + 85 C

  • 安裝風(fēng)格

    SMD/SMT

  • 封裝/箱體

    X2SON-8

  • 封裝

    Reel

更新時(shí)間:2025-9-7 17:06:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
PHI
2024
SOP16
13500
16余年資質(zhì) 絕對(duì)原盒原盤(pán)代理渠道 更多數(shù)量
PHI
24+
TSSOP16
25843
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存!
PHI
25+
TSSOP16
9487
⊙⊙新加坡大量現(xiàn)貨庫(kù)存,深圳常備現(xiàn)貨!歡迎查詢(xún)!⊙
PHI
00+
TSSOP16
66
全新原裝100真實(shí)現(xiàn)貨供應(yīng)
PHI
25+
TSSOP16
2987
只售原裝自家現(xiàn)貨!誠(chéng)信經(jīng)營(yíng)!歡迎來(lái)電!
PHI
24+
TSSOP16
6540
原裝現(xiàn)貨/歡迎來(lái)電咨詢(xún)
PHI
23+
SMD-SO16
9856
原裝正品,假一罰百!
NEXPERIA/安世
25+
SOP16
32000
NEXPERIA/安世全新特價(jià)74HC173D即刻詢(xún)購(gòu)立享優(yōu)惠#長(zhǎng)期有貨
Nexperia(安世)
24+
SSOP16208mil
2317
只做原裝,提供一站式配單服務(wù),代工代料。BOM配單
恩XP
25+
SSOP
6500
十七年專(zhuān)營(yíng)原裝現(xiàn)貨一手貨源,樣品免費(fèi)送

74HC173PW,118 價(jià)格

參考價(jià)格:¥0.9086

型號(hào):74HC173PW,118 品牌:NXP 備注:這里有74HC173多少錢(qián),2025年最近7天走勢(shì),今日出價(jià),今日競(jìng)價(jià),74HC173批發(fā)/采購(gòu)報(bào)價(jià),74HC173行情走勢(shì)銷(xiāo)售排排榜,74HC173報(bào)價(jià)。