国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:PCA9541AD/03 > PCA9541AD/03詳情

PCA9541AD/03中文資料

廠家型號(hào)

PCA9541AD/03

文件大小

383.93Kbytes

頁(yè)面數(shù)量

45頁(yè)

功能描述

2-to-1 I2C-bus master selector with interrupt logic and reset

數(shù)據(jù)手冊(cè)

原廠下載下載地址一下載地址二到原廠下載

生產(chǎn)廠商

恩XP

PCA9541AD/03數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情

General description

The PCA9541A is a 2-to-1 I2C-bus master selector designed for high reliability dual

master I2C-bus applications where system operation is required, even when one master

fails or the controller card is removed for maintenance. The two masters (for example,

primary and back-up) are located on separate I2C-buses that connect to the same

downstream I2C-bus slave devices. I2C-bus commands are sent by either I2C-bus master and are used to select one master at a time. Either master at any time can gain control of the slave devices if the other master is disabled or removed from the system. The failed master is isolated from the system and does not affect communication between the on-line master and the slave devices on the downstream I2C-bus.

Two versions are offered for different architectures. PCA9541A/01 with channel 0

selected at start-up, and PCA9541A/03 with no channel selected after start-up.

The interrupt outputs are used to provide an indication of which master has control of the bus. One interrupt input (INT_IN) collects downstream information and propagates it to the 2 upstream I2C-buses (INT0 and INT1) if enabled. INT0 and INT1 are also used to let the previous bus master know that it is not in control of the bus anymore and to indicate the completion of the bus recovery/initialization sequence. If the masking option is set, those interrupts can be disabled and do not generate an interrupt.

A bus recovery/initialization if enabled sends nine clock pulses, a not acknowledge, and a

STOP condition in order to set the downstream I2C-bus devices to an initialized state

before actually switching the channel to the selected master. An interrupt is sent to the upstream channel when the recovery/initialization procedure is completed. An internal bus sensor senses the downstream I2C-bus traffic and generates an interrupt if a channel switch occurs during a non-idle bus condition. This function is enabled when

the PCA9541A recovery/initialization is not used. The interrupt signal informs the master

that an external I2C-bus recovery/initialization must be performed. It can be disabled and an interrupt is not generated. The pass gates of the switches are constructed such that the VDD pin can be used to limit the maximum high voltage, which will be passed by the PCA9541A. This allows the use of different bus voltages on each pair, so that 1.8 V, 2.5 V, or 3.3 V devices can communicate with 5 V devices without any additional protection. The PCA9541A does not isolate the capacitive loading on either side of the device, so the designer must take into account all trace and device capacitances on both sides of the device, and pull-up resistors must be used on all channels. External pull-up resistors pull the bus to the desired voltage level for each channel. All I/O pins are 6.0 V tolerant.An active LOW reset input allows the PCA9541A to be initialized. Pulling the RESET pin LOW resets the I2C-bus state machine and configures the device to its default state as does the internal Power-On Reset (POR) function.

Features and benefits

? 2-to-1 bidirectional master selector

? I2C-bus interface logic; compatible with SMBus standards

? PCA9541A/01 powers up with Channel 0 selected

? PCA9541A/03 powers up with no channel selected and either master can take control

of the bus

? Active LOW interrupt input

? 2 active LOW interrupt outputs

? Active LOW reset input

? 4 address pins allowing up to 16 devices on the I2C-bus

? Channel selection via I2C-bus

? Bus initialization/recovery function

? Bus traffic sensor

? Low Ron switches

? Allows voltage level translation between 1.8 V, 2.5 V, 3.3 V and 5 V buses

? No glitch on power-up

? Supports hot insertion

? Software identical for both masters

? Low standby current

? Operating power supply voltage range of 2.3 V to 5.5 V

? 6.0 V tolerant inputs

? 0 Hz to 400 kHz clock frequency

? ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per

JESD22-C101

? Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA

? Packages offered: SO16, TSSOP16, HVQFN16

更新時(shí)間:2025-7-12 15:22:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
恩XP
24+
SOP
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增
恩XP
20+
SOP
11520
特價(jià)全新原裝公司現(xiàn)貨
恩XP
22+
16SO
9000
原廠渠道,現(xiàn)貨配單
恩XP
25+
SOT109
188600
全新原廠原裝正品現(xiàn)貨 歡迎咨詢(xún)
恩XP
15+
SOP16
10
原裝
恩XP
23+
SOP
8560
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣(mài)!
恩XP
SOP
6800
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
恩XP
22+
SOP
30000
十七年VIP會(huì)員,誠(chéng)信經(jīng)營(yíng),一手貨源,原裝正品可零售!
恩XP
23+
SOP
89630
當(dāng)天發(fā)貨全新原裝現(xiàn)貨
恩XP
24+
NA/
4075
原廠直銷(xiāo),現(xiàn)貨供應(yīng),賬期支持!

PCA9541AD/03,112 價(jià)格

參考價(jià)格:¥9.4002

型號(hào):PCA9541AD/03,112 品牌:Philips Semiconducto 備注:這里有PCA9541AD/03多少錢(qián),2025年最近7天走勢(shì),今日出價(jià),今日競(jìng)價(jià),PCA9541AD/03批發(fā)/采購(gòu)報(bào)價(jià),PCA9541AD/03行情走勢(shì)銷(xiāo)售排排榜,PCA9541AD/03報(bào)價(jià)。

NXP相關(guān)芯片制造商

  • NYLENE
  • O2Micro
  • OCX
  • ODU
  • OENINDIA
  • OEP
  • OHHALLSENSOR
  • OHMITE
  • OKAYA
  • OKI
  • Olimex
  • OLITECH