国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:MIMX8MM2DVTLZAA > MIMX8MM2DVTLZAA詳情

MIMX8MM2DVTLZAA中文資料

廠家型號(hào)

MIMX8MM2DVTLZAA

文件大小

2755.85Kbytes

頁(yè)面數(shù)量

96頁(yè)

功能描述

i.MX 8M Mini Applications Processor Datasheet for Industrial Products

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

生產(chǎn)廠商

恩XP

MIMX8MM2DVTLZAA數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情

Features

- Arm Cortex-A53 MPCore platform

Quad symmetric Cortex-A53 processors

? 32 KB L1 Instruction Cache

? 32 KB L1 Data Cache

? Media Processing Engine (MPE) with NEON technology supporting the Advanced

Single Instruction Multiple Data architecture:

? Floating Point Unit (FPU) with support of the VFPv4-D16 architecture

Support of 64-bit Armv8-A architecture

512 KB unified L2 cache

-Arm Cortex-M4 core platform

Low power microcontroller available for customer application:

? low power standby mode

? IoT features including Weave

? Manage IR or Wireless Remote

Cortex M4 CPU:

? 16 KB L1 Instruction Cache

? 16 KB L1 Data Cache

? 256 KB tightly coupled memory (TCM)

-Connectivity

One PCI Express (PCIe)

? Single lane supporting PCIe Gen2

? Dual mode operation to function as root complex or endpoint

? Integrated PHY interface

? Support L1 low power sub-state

Two USB 2.0 OTG controllers with integrated PHY interfaces:

? Spread spectrum clock support

Three Ultra Secure Digital Host Controller (uSDHC) interfaces:

? MMC 5.1 compliance with HS400 DDR signaling to support up to 400 MB/sec

? SD/SDIO 3.0 compliance with 200 MHz SDR signaling to support up to 100

MB/sec

? Support for SDXC (extended capacity)

One Gigabit Ethernet controller with support for Energy Efficient Ethernet (EEE),

Ethernet AVB, and IEEE 1588

Four Universal Asynchronous Receiver/Transmitter (UART) modules

Four I2C modules

Three ECSPI modules

-On-chip memory

Boot ROM (256 KB)

On-chip RAM (256 KB + 32 KB)

-GPIO and pin multiplexing

General-purpose input/output (GPIO) modules with interrupt capability

Input/output multiplexing controller (IOMUXC) to provide centralized pad control

-Power management

Temperature sensor with programmable trip points

Flexible power domain partitioning with internal power switches to support efficient

power management

-External memory interface

32/16-bit DRAM interfaces:

? LPDDR4 (up to 1.5 GHz)

? DDR4-2400

? DDR3L-1600

8-bit NAND-Flash, including support for Raw MLC/SLC devices, BCH ECC up to

62-bit, and ONFi3.2 compliance (clock rates up to 100 MHz and data rates up to 200

MB/sec)

eMMC 5.1 Flash (2 interfaces, uSDHC1 and uSDHC3)

SPI NOR Flash (3 interfaces)

FlexSPI with support for XIP (for ME in low-power mode) and parallel read mode of

two identical FLASH devices

-Multimedia

Video Processing Unit:

? 1080p60 VP9 Profile 0, 2 (10-bit)

? 1080p60 HEVC/H.265 Decoder

? 1080p60 AVC/H.264 Baseline, Main, High decoder

? 1080p60 VP8

? 1080p60 AVC/H.264 Encoder

? 1080p60 VP8

? TrustZone support

Graphic Processing Unit:

? GCNanoUltra for 3D acceleration

? GC320 for 2D acceleration

LCDIF Display Controller:

? Support up to 2 layers of overlay

? Support up to 1080p60 display through MIPI DSI

MIPI Interface:

? 4-lane MIPI CSI interface

? 4-lane MIPI DSI interface

Audio:

? S/PDIF input and output, including a new Raw Capture input mode

? Five synchronous audio interface (SAI) modules supporting I2S, AC97, TDM,

codec/DSP, and DSD interfaces, including one SAI with 8 Tx and 8 Rx lanes, one

SAI with 4 Tx and 4 Rx lanes, two SAI with 2 Tx and 2 Rx lanes, and one SAI with

1 Tx and 1Rx lane. Support over 20 channels of audio subject to I/O limitations.

? 8-Channel Pulse Density Modulation (PDM) input

-System debug

Arm CoreSight debug and trace architecture

Trace Port Interface Unit (TPIU) to support off-chip real-time trace

Embedded Trace FIFO (ETF) with 4 KB internal storage to provide trace buffering

Unified trace capability for Quad Cortex-A53 and Cortex-M4 CPUs

Cross Triggering Interface (CTI)

Support for 5-pin (JTAG) debug interface

-Security

Resource Domain Controller (RDC) supports four domains and up to eight regions of

DDR

Arm TrustZone (TZ) architecture:

? Support Arm Cortex-A53 MPCore TrustZone

On-chip RAM (OCRAM) secure region protection using OCRAM controller

High Assurance Boot (HAB)

Cryptographic acceleration and assurance (CAAM) module and Assurance Module:

? Support Widevine and PlayReady content protection

? Public Key Cryptography (PKHA) with RSA and Elliptic Curve (ECC) algorithms

? Real-time integrity checker (RTIC)

? DRM support for RSA, AES, 3DES, DES

? Side channel attack resistance

? True random number generation (RNG)

? Manufacturing protection support

Secure non-volatile storage (SNVS):

? Secure real-time clock (RTC)

Secure JTAG controller (SJC)

更新時(shí)間:2025-7-1 16:19:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
恩XP
2024+
N/A
70000
柒號(hào)只做原裝 現(xiàn)貨價(jià)秒殺全網(wǎng)
恩XP
24+
FCPBGA-486
1014
深耕行業(yè)12年,可提供技術(shù)支持。
恩XP
22+23+
BGA
8000
新到現(xiàn)貨,只做原裝進(jìn)口
恩XP
24+
BGA
10000
只有原裝
恩XP
25+
原廠封裝
10280
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源!
恩XP
25+
原廠封裝
11000
恩XP
2025+
LFBGA-486
57945
恩XP
23+
FCPBGA-486(14x14)
9865
原裝正品,假一賠十
恩XP
25+
486-LFBGA FCBGA
9350
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證
恩XP
2447
FCPBGA-486(14x14)
31500
152個(gè)/托盤一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)

NXP相關(guān)芯片制造商

  • NYLENE
  • O2Micro
  • ODU
  • OENINDIA
  • OEP
  • OHHALLSENSOR
  • OHMITE
  • OKAYA
  • OKI
  • Olimex
  • OLITECH
  • OMEGA