国产精品久久久久无码av色戒,大帝av在线一区二区三区,国产肥熟女视频一区二区三区,大陆少妇xxxx做受,被黑人猛躁10次高潮视频

位置:ADF4377BCCZ-RL7 > ADF4377BCCZ-RL7詳情

ADF4377BCCZ-RL7中文資料

廠家型號(hào)

ADF4377BCCZ-RL7

文件大小

4881.39Kbytes

頁面數(shù)量

79

功能描述

Microwave Wideband Synthesizer with Integrated VCO

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

簡(jiǎn)稱

AD亞德諾

生產(chǎn)廠商

Analog Devices

中文名稱

亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng)

LOGO

ADF4377BCCZ-RL7數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情

GENERAL DESCRIPTION

The ADF4377 is a high performance, ultralow jitter, dual output

integer-N phased locked loop (PLL) with an integrated voltage controlled

oscillator (VCO) ideally suited for data converter and mixed

signal front end (MxFE) clock applications. The high performance

PLL has a figure of merit of ?239 dBc/Hz, ultralow 1/f noise, and

a high phase frequency detector (PFD) frequency that can achieve

ultralow in-band noise and integrated jitter. The fundamental VCO

and output divider of the ADF4377 generate frequencies from 800

MHz to 12.8 GHz. The ADF4377 integrates all necessary power

supply bypass capacitors, saving board space on compact boards.

For multiple data converter and MxFE clock applications, the

ADF4377 simplifies clock alignment and calibration routines required

with other clock solutions by implementing the automatic

reference to output synchronization feature, the matched reference

to output delays across process, voltage, and temperature feature,

and the less than ±0.1 ps, jitter free reference to output delay

adjustment capability feature.

These features allow for predictable and precise multichip clock and

system reference (SYSREF) alignment. JESD204B and JESD204C

Subclass 1 solutions are supported by pairing the ADF4377 with

an integrated circuit (IC) that distributes pairs of reference and

SYSREF signals.

FEATURES

? Output frequency range: 800 MHz to 12.8 GHz

? Jitter = 18 fsRMS (integration bandwidth: 100 Hz to 100 MHz)

? Jitter = 27 fsRMS (ADC SNR method)

? Wideband noise floor: ?160 dBc/Hz at 12 GHz

? PLL specifications

? ?239 dBc/Hz: normalized in-band phase noise floor

? ?147 dBc/Hz: normalized in-band 1/f noise

? Phase detector frequency up to 500 MHz

? Reference input frequency up to 1000 MHz

? Typical spurious fPFD: ?95 dBc at fOUT = 12 GHz

? Reference input to output delay specifications

? Device-to-device standard deviation: 3 ps

? Temperature coefficient: 0.03 ps/°C

? Adjustment step size: < ±0.1 ps

? Multichip output phase alignment

? 3.3 V and 5 V power supplies

? 7 mm × 7 mm 48-lead LGA

APPLICATIONS

? High performance data converter and MxFE clocking

? Wireless infrastructure (MC-GSM, 5G)

? Test and measurement

更新時(shí)間:2025-7-12 8:00:00
供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
ADI
24+
48-Terminal Land Grid Array [L
3600
原盤,原標(biāo),假一賠三,支持賬期
ADI/亞德諾
25+
原廠封裝
10280
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源!
AD
23+
原廠原包
19960
只做進(jìn)口原裝 終端工廠免費(fèi)送樣
AD
24+
9000
5000
原裝現(xiàn)貨
AD
2023+
標(biāo)準(zhǔn)封裝
8700
原裝現(xiàn)貨
AD
24+
QFN40
5000
只做原裝公司現(xiàn)貨
ADI
19+
QFN
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
ADI
168
ADI
18+
LFCSP
85600
保證進(jìn)口原裝可開17%增值稅發(fā)票
ADI
17+
QFN
6200
100%原裝正品現(xiàn)貨

AD相關(guān)芯片制造商

  • Adafruit
  • ADAM-TECH
  • A-DATA
  • ADDA
  • ADDTEK
  • ADELS
  • ADL
  • Adlink
  • ADMOS
  • ADPOW
  • ADTECH
  • ADV

Analog Devices 亞德諾半導(dǎo)體技術(shù)有限公司

中文資料: 86979條

(Analog Devices,簡(jiǎn)稱ADI)成立于1965年,總部位于美國(guó)馬薩諸塞州諾丁漢,是全球領(lǐng)先的高性能模擬、混合信號(hào)和數(shù)字信號(hào)處理集成電路(IC)設(shè)計(jì)與制造公司。ADI致力于為各種應(yīng)用提供創(chuàng)新的解決方案,涵蓋通信、工業(yè)、汽車、醫(yī)療、消費(fèi)電子和數(shù)據(jù)中心等多個(gè)領(lǐng)域。 公司以其強(qiáng)大的研發(fā)實(shí)力和專業(yè)技術(shù)著稱,擁有廣泛的產(chǎn)品組合,包括放大器、轉(zhuǎn)換器、傳感器和處理器等,能夠滿足客戶在信號(hào)處理和控制方面的需求。ADI的產(chǎn)品被廣泛應(yīng)用于數(shù)據(jù)測(cè)量、無線通信、音頻處理、視頻監(jiān)控以及自動(dòng)化和控制系統(tǒng)等領(lǐng)域。 模擬器件公司始終致力于推動(dòng)技術(shù)創(chuàng)新,憑借強(qiáng)大的科技實(shí)力,為客戶提供高效、可靠的解決方案,幫助他們提高